Rev. 3.00 Jan 25, 2006 page xx of lii
6.7.3
Basic Operation Timing ....................................................................................... 138
6.7.4
Wait Control ........................................................................................................ 140
6.8
Idle Cycle .......................................................................................................................... 141
6.9
Bus Arbitration.................................................................................................................. 142
6.9.1
Bus Master Priority .............................................................................................. 142
6.9.2
Bus Transfer Timing ............................................................................................ 143
Section 7 Data Transfer Controller (DTC)
................................................................... 145
7.1
Features ............................................................................................................................. 145
7.2
Register Descriptions ........................................................................................................ 146
7.2.1
DTC Mode Register A (MRA) ............................................................................ 147
7.2.2
DTC Mode Register B (MRB)............................................................................. 148
7.2.3
DTC Source Address Register (SAR).................................................................. 149
7.2.4
DTC Destination Address Register (DAR).......................................................... 149
7.2.5
DTC Transfer Count Register A (CRA) .............................................................. 149
7.2.6
DTC Transfer Count Register B (CRB)............................................................... 149
7.2.7
DTC Enable Registers (DTCER) ......................................................................... 150
7.2.8
DTC Vector Register (DTVECR)........................................................................ 151
7.3
Activation Sources ............................................................................................................ 152
7.4
Location of Register Information and DTC Vector Table ................................................ 153
7.5
Operation........................................................................................................................... 156
7.5.1
Normal Mode....................................................................................................... 157
7.5.2
Repeat Mode ........................................................................................................ 158
7.5.3
Block Transfer Mode ........................................................................................... 159
7.5.4
Chain Transfer ..................................................................................................... 160
7.5.5
Interrupts.............................................................................................................. 161
7.5.6
Operation Timing................................................................................................. 161
7.5.7
Number of DTC Execution States........................................................................ 163
7.6
Procedures for Using DTC................................................................................................ 164
7.6.1
Activation by Interrupt......................................................................................... 164
7.6.2
Activation by Software ........................................................................................ 164
7.7
Examples of Use of the DTC ............................................................................................ 164
7.7.1
Normal Mode....................................................................................................... 164
7.7.2
Software Activation ............................................................................................. 165
7.8
Usage Notes ...................................................................................................................... 166
7.8.1
Module Stop Mode Setting .................................................................................. 166
7.8.2
On-Chip RAM ..................................................................................................... 166
7.8.3
DTCE Bit Setting................................................................................................. 166
7.8.4
Setting Required on Entering Subactive Mode or Watch Mode .......................... 166
7.8.5
DTC Activation by Interrupt Sources of SCI, IIC, or A/D Converter.................. 166
7.8.6
DTC Activation by Interrupt Sources of USB or MCIF ...................................... 166
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...