Section 9 I/O Ports
Rev. 3.00 Jan 25, 2006 page 243 of 872
REJ09B0286-0300
•
P61/FTOA/CIN1/
KIN1
/VSYNCO/SUSPEND
The function of port 6 pins is switched as shown below according to the combination of the
FADSEL bit in USBCR0 of USB, the VOE bit in TCONRO of the timer connection, the OEA
bit in TOCR of FRT, and the P61DDR bit.
When the KBADE bit in KBCOMP of the A/D converter is set to 1 while the KBCH2 to
KBCH0 bits are set to B'001, this pin can be used as the CIN1 input pin. When the KMIM1 bit
in KMIMR6 of the interrupt controller is cleared to 0, this pin can be used as the
KIN1
input
pin. To use this pin as the
KIN1
input pin, clear the P61DDR bit to 0.
FADSEL
0
1
VOE
0
1
—
OEA
0
1
—
—
P61DDR
0
1
—
—
—
P61 input pin
P61 output pin
FTOA output
pin
VSYNCO
output pin
SUSPEND
output pin
Pin function
CIN1 input pin/
KIN1
input pin
•
P60/FTCI/CIN0/
KIN0
/HFBACKI/SPEED
The function of port 6 pins is switched as shown below according to the combination of the
FADSEL bit in USBCR0 of USB and the P60DDR bit.
When the CKS1 and CKS0 bits in TCR of FRT are both set to 1, this pin can be used as the
FTCI input pin. When the KBADE bit in KBCOMP of the A/D converter is set to 1 while the
KBCH2 to KBCH0 bits are cleared to B'000, this pin can be used as the CIN0 input pin. When
the KMIM0 bit in KMIMR6 of the interrupt controller is cleared to 0, this pin can be used as
the
KIN0
input pin. To use this pin as the
KIN0
input pin, clear the P60DDR bit to 0. When
the SIMOD1 and SIMOD0 bits (IHI signal) in TCONRI of the timer connection are cleared to
B'00, this pin can be used as the HFBACKI input pin.
FADSEL
0
1
P60DDR
0
1
—
P60 input pin
P60 output pin
SPEED output pin
Pin function
FTCI input pin/CIN0 input pin/
KIN0
input pin/HFBACKI input pin
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...