Section 27 Power-Down Modes
Rev. 3.00 Jan 25, 2006 page 780 of 872
REJ09B0286-0300
Table 27.2 LSI Internal States in Each Operating Mode
Function
High-
Speed
Medium-
Speed
Sleep
Module
Stop
Watch
Sub-
Active
Sub-
Sleep
Software
Standby
Hardware
Standby
System clock pulse
generator
Function-
ing
Function-
ing
Function-
ing
Function-
ing
Halted
Halted
Halted
Halted
Halted
Subclock pulse
generator
Function-
ing
Function-
ing
Function-
ing
Function-
ing
Function-
ing
Function-
ing
Function-
ing
Halted
Halted
Instruction
execution
Halted
Halted
Halted
Halted
Halted
CPU
Registers
Function-
ing
Function-
ing in
medium-
speed
mode
Retained
Function-
ing
Retained
Subclock
operation
Retained
Retained
Undefined
NMI
IRQ15 to
IRQ0
KIN9 to
KIN0
External
interrupts
WUE15 to
WUE8
Function-
ing
Function-
ing
Function-
ing
Function-
ing
Function-
ing
Function-
ing
Function-
ing
Function-
ing
Halted
RFU
Function-
ing
Function-
ing
DTC
Function-
ing
Function-
ing in
medium-
speed
mode/
Function-
ing
Function-
ing
Function-
ing/Halted
(retained)
Halted
(retained)
Halted
(retained)
Halted
(retained)
Halted
(retained)
Halted
(reset)
WDT_1
Function-
ing
Function-
ing
Function-
ing
Subclock
operation
WDT_0
Function-
ing
TMR_0,
TMR_1
Subclock
operation
Subclock
operation
FRT
TMR_X,
TMR_Y
Timer
connection
IIC_0
IIC_1
CRC
USB
DES, GF
Function-
ing
Function-
ing
Function-
ing
Function-
ing/Halted
(retained)
Halted
(retained)
Halted
(retained)
Halted
(retained)
Halted
(retained)
Halted
(reset)
MCIF
Halted
(retained)
Halted
(retained)
Halted
(retained)
Halted
(retained)
SCI_0
SCI_1
SCI_2
PWM
PWMX
D/A
converter
A/D
converter
Function-
ing
Function-
ing/Halted
(reset)
Halted
(reset)
Halted
(reset)
Halted
(reset)
Halted
(reset)
Halted
(reset)
RAM
Function-
ing (DTC)
Retained
Retained
Peripheral
modules
I/O
Function-
ing
Function-
ing
Function-
ing
Function-
ing
Retained
Function-
ing
Function-
ing
Retained
High
impedance
Note: “Halted (retained)” means that internal register values are retained. The internal state is “operation suspended.”
“Halted (reset)” means that internal register values and internal states are initialized.
In module stop mode, only modules for which a stop setting has been made are halted (reset or retained).
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...