Section 14 Timer Connection
Rev. 3.00 Jan 25, 2006 page 352 of 872
REJ09B0286-0300
14.3.2
Timer Connection Register O (TCONRO)
TCONRO controls output signal output, phase inversion, etc.
Bit
Bit Name
Initial Value
R/W
Description
7
6
5
4
HOE
VOE
CLOE
CBOE
0
0
0
0
R/W
R/W
R/W
R/W
Output Enable
These bits control enabling/disabling of output of
horizontal synchronization signal (HSYNCO),
vertical synchronization signal (VSYNCO), clamp
waveform (CLAMPO), and blanking waveform
(CBLANK) output. When output is disabled, the
state of the relevant pin is determined by port DR
and DDR, FRT, TMR, and PWM settings.
Output enabling/disabling control does not affect the
port, FRT, or TMR input functions, but some FRT
and TMR input signal sources are determined by the
SCONE bit in TCONRI.
HOE:
0: The P43/TMO1/HSYNCO pin functions as the
P43/TMO1 pin
1: The P43/TMO1/HSYNCO pin functions as the
HSYNCO pin
VOE:
0: The P61/FTOA/VSYNCO pin functions as the
P61/FTOA pin
1: The P61/FTOA/VSYNCO pin functions as the
VSYNCO pin
CLOE:
0: The P64/FTIC/CLAMPO pin functions as the
P64/FTIC pin
1: The P64/FTIC/CLAMPO pin functions as the
CLAMPO pin
CBOE:
0: The P66/FTOB/CBLANK pin functions as the
P66/FTOB pin
1: The P66/FTOB/CBLANK pin functions as the
CBLANK pin
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...