Rev. 3.00 Jan 25, 2006 page xlvii of lii
Table 5.7
Interrupt Response Times....................................................................................... 98
Table 5.8
Number of States in Interrupt Handling Routine Execution Status........................ 98
Table 5.9
Interrupt Source Selection and Clearing Control.................................................... 100
Section 6 Bus Controller
Table 6.1
Pin Configuration ................................................................................................... 105
Table 6.2
Address Ranges and External Address Spaces....................................................... 115
Table 6.3
Bit Settings and Bus Specifications of Basic Bus Interface ................................... 117
Table 6.4
Bus Specifications for Basic Expansion Area/Basic Bus Interface ........................ 118
Table 6.5
Bus Specifications for 256-kbyte Expansion Area/Basic Bus Interface................. 119
Table 6.6
Bus Specifications for CP Expansion Area (Basic Mode)/Basic Bus Interface ..... 120
Table 6.7
Bus Specifications for CF Expansion Area (Memory Card Mode)/
Basic Bus Interface................................................................................................. 121
Table 6.8
Address Range for
IOS
Signal Output ................................................................... 122
Table 6.9
Data Buses Used and Valid Strobes ....................................................................... 124
Table 6.10
Data Buses Used and Valid Strobes ....................................................................... 138
Table 6.11
Pin States in Idle Cycle .......................................................................................... 142
Section 7 Data Transfer Controller (DTC)
Table 7.1
Correspondence between Interrupt Sources and DTCER....................................... 150
Table 7.2
Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs ................ 154
Table 7.3
Register Functions in Normal Mode ...................................................................... 157
Table 7.4
Register Functions in Repeat Mode ....................................................................... 158
Table 7.5
Register Functions in Block Transfer Mode........................................................... 159
Table 7.6
DTC Execution Status ............................................................................................ 163
Table 7.7
Number of States Required for Each Execution Status .......................................... 163
Section 8 RAM-FIFO Unit (RFU)
Table 8.1
Valid Bits in BAR, RAR, WAR, and TMP ............................................................ 174
Table 8.2
Correspondence between Activation Sources and ID Numbers ............................. 183
Table 8.3
RFU Bus Cycle Types............................................................................................ 185
Table 8.4
Requests from Peripheral Modules and RFU Bus Cycle........................................ 186
Table 8.5
Bus Cycle Insertion ................................................................................................ 189
Table 8.6
Settings when Using Boundary Overflow
(Transmission/Reception of Single Data Block) .................................................... 192
Table 8.7
DATAN/FREEN Read Value................................................................................. 204
Section 9 I/O Ports
Table 9.1
Port Functions ........................................................................................................ 205
Table 9.2
Port 1 Input Pull-Up MOS States ........................................................................... 211
Table 9.3
Port 2 Input Pull-Up MOS States ........................................................................... 215
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...