Section 16 Serial Communication Interface (SCI, IrDA, and CRC)
Rev. 3.00 Jan 25, 2006 page 410 of 872
REJ09B0286-0300
Table 16.6 BRR Settings for Various Bit Rates (Clocked Synchronous Mode)
Operating Frequency
φφφφ
(MHz)
2
4
8
10
16
20
25
Bit
Rate
(bit/s)
n
N
n
N
n
N
n
N
n
N
n
N
n
N
110
3
70
—
—
250
2
124
2
249
3
124
—
—
3
249
500
1
249
2
124
2
249
—
—
3
124
—
—
1k
1
124
1
249
2
124
—
—
2
249
—
—
3
97
2.5k
0
199
1
99
1
199
1
249
2
99
2
124
2
155
5k
0
99
0
199
1
99
1
124
1
199
1
249
2
77
10k
0
49
0
99
0
199
0
249
1
99
1
124
1
155
25k
0
19
0
39
0
79
0
99
0
159
0
199
0
249
50k
0
9
0
19
0
39
0
49
0
79
0
99
0
124
100k
0
4
0
9
0
19
0
24
0
39
0
49
0
62
250k
0
1
0
3
0
7
0
9
0
15
0
19
0
24
500k
0
0
*
0
1
*
0
3
0
4
0
7
0
9
—
—
1M
0
0
0
1
0
3
0
4
—
—
2.5M
0
0
*
0
1
—
—
5M
0
0
*
—
—
Legend:
Blank: Cannot be set.
—:
Can be set, but there will be a degree of error.
*
:
Continuous transfer or reception is not possible.
Table 16.7 Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode)
φφφφ
(MHz)
External Input
Clock (MHz)
Maximum Bit
Rate (bit/s)
φφφφ
(MHz)
External Input
Clock (MHz)
Maximum Bit
Rate (bit/s)
2
0.3333
333333.3
12
2.0000
2000000.0
4
0.6667
666666.7
14
2.3333
2333333.3
6
1.0000
1000000.0
16
2.6667
2666666.7
8
1.3333
1333333.3
18
3.0000
3000000.0
10
1.6667
1666666.7
20
3.3333
3333333.3
25
4.1667
4166666.7
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...