Section 16 Serial Communication Interface (SCI, IrDA, and CRC)
Rev. 3.00 Jan 25, 2006 page 423 of 872
REJ09B0286-0300
123456789
1
0
123
45
678
11
12
13
14
15
16
17
18
19
20
21
23
2
2
2
4
2
5
12
5
6789
1
0
1
1
1
2
1
3
1
4
1
5
1
6
1
7
1
8
1
9
2
0
2
1
2
2
2
3
2
4
2
5
34
8 MHz
Basic clock
16 MHz/2
=
8 MHz
8 MHz
×
(
47/51)
=
7.3725 MHz
(average)
7.3725 MHz
1 bit
=
B
asic clock
×
16
*
123456789
1
0
1
1
1
2
1
3
1
4
1
5
1
6
1
7
123456789
1
0
1
1
1
2
1
3
1
4
1
5
1
6
18
19
20
21
23
22
24
25
26
27
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
28
29
8 MHz
Basic clock
16 MHz/2
=
8 MHz
8 MHz
×
(
18/25)
=
5.76 MHz
(average)
Average transfer rate at basic clock =
460.784 kbps
Average tranfer rate =
7.3725 MHz/16
=
460.784 kbps
Average error rate =
–
0.004%
Average tranfer rate =
5.76 MHz/8
=
720 kbps
Average error rate =
–
0%
Average transfer rate at basic clock =
720 kbps
5.76 MHz
1 bit
=
B
asic clock
×
8
*
123
2 MHz
1.8431 MHz
1 bit
= Basic clock
×
16
*
Basic clock
16 MHz/8
=
2 MHz
2 MHz
×
(
47/51)
=
1.8431 MHz
(average)
456789
1
0
1
1
1
2
1
3
1
4
1
5
1
6
1
7
123456789
1
0
1
1
1
2
1
3
1
4
1
5
1
6
18
19
20
21
23
22
24
25
26
27
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
1
2
3
4
5
6
7
8
28
29
When
φ
=
16 MHz
Average transfer rate at basic clock =
115.196 kbps
Average tranfer rate =
1.8431 MHz/16
=
115.196 kbps
Average error rate =
–
0.004%
Note:
*
1-bit length depends on the changes in basic clock synchronization.
Figure 16.7 Basic Clock Examples When Average Transfer Rate Is Selected (2)
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...