Section 9 I/O Ports
Rev. 3.00 Jan 25, 2006 page 241 of 872
REJ09B0286-0300
•
P65/FTID/CIN5/
KIN5
/CSYNCI/XVERDATA
The function of port 6 pins is switched as shown below according to the combination of the
FADSEL bit in USBCR0 of USB and the P65DDR bit.
When the ICIDE bit in TIER of FRT is set to 1, this pin can be used as the FTID input pin.
When the KBADE bit in KBCOMP of the A/D converter is set to 1 while the KBCH2 to
KBCH0 bits are set to B'101, this pin can be used as the CIN5 input pin. When the KMIM5 bit
in KMIMR6 of the interrupt controller is cleared to 0, this pin can be used as the
KIN5
input
pin. To use this pin as the
KIN5
input pin, clear the P65DDR bit to 0. When the SIMOD1 and
SIMOD0 bits (IHI signal) in TCONRI of the timer connection are set to B'01, this pin can be
used as the CSYNCI input pin.
FADSEL
0
1
P65DDR
0
1
—
P65 input pin
P65 output pin
XVERDATA input pin
Pin function
FTID input pin/CIN5 input pin/
KIN5
input pin/CSYNCI input pin
•
P64/FTIC/CIN4/
KIN4
/CLAMPO/TXDPLS
The function of port 6 pins is switched as shown below according to the combination of the
FADSEL bit in USBCR0 of USB, the CLOE bit in TCONRO of the timer connection, and the
P64DDR bit.
When the ICICE bit in TIER of FRT is set to 1, this pin can be used as the FTIC input pin.
When the KBADE bit in KBCOMP of the A/D converter is set to 1 while the KBCH2 to
KBCH0 bits are set to B'100, this pin can be used as the CIN4 input pin. When the KMIM4 bit
in KMIMR6 of the interrupt controller is cleared to 0, this pin can be used as the
KIN4
input
pin. To use this pin as the
KIN4
input pin, clear the P64DDR bit to 0.
FADSEL
0
1
CLOE
0
1
—
P64DDR
0
1
—
—
P64 input pin
P64 output pin
CLAMPO output
pin
TXDPLS output
pin
Pin function
FTIC input pin/CIN4 input pin/
KIN4
input pin
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...