Rev. 3.00 Jan 25, 2006 page xxxvi of lii
Figure 5.7
Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control
Mode 1.................................................................................................................. 96
Figure 5.8
Interrupt Exception Handling ............................................................................... 97
Figure 5.9
Interrupt Control for DTC..................................................................................... 99
Figure 5.10
Conflict between Interrupt Generation and Disabling .......................................... 101
Section 6 Bus Controller
Figure 6.1
Block Diagram of Bus Controller ......................................................................... 104
Figure 6.2
IOS
Signal Output Timing.................................................................................... 122
Figure 6.3
Access Sizes and Data Alignment Control (8-Bit Access Space)......................... 123
Figure 6.4
Access Sizes and Data Alignment Control (16-bit Access Space) ....................... 124
Figure 6.5
Bus Timing for 8-Bit, 2-State Access Space......................................................... 125
Figure 6.6
Bus Timing for 8-Bit, 3-State Access Space......................................................... 126
Figure 6.7
Bus Timing for 16-Bit, 2-State Access Space (Even Byte Access) ...................... 127
Figure 6.8
Bus Timing for 16-Bit, 2-State Access Space (Odd Byte Access) ....................... 128
Figure 6.9
Bus Timing for 16-Bit, 2-State Access Space (Word Access).............................. 129
Figure 6.10
Bus Timing for 16-Bit, 3-State Access Space (Even Byte Access) ...................... 130
Figure 6.11
Bus Timing for 16-Bit, 3-State Access Space (Odd Byte Access) ....................... 131
Figure 6.12
Bus Timing for 16-Bit, 3-State Access Space (Word Access).............................. 132
Figure 6.13
Example of Wait State Insertion Timing (Pin Wait Mode) .................................. 134
Figure 6.14
Access Timing Example in Burst ROM Space (AST = BRSTS1 = 1) ................. 135
Figure 6.15
Access Timing Example in Burst ROM Space (AST = BRSTS1 = 0) ................. 136
Figure 6.16
Access Sizes and Data Alignment Control ........................................................... 137
Figure 6.17
Access Timing in Memory Card Mode (Basic Cycle).......................................... 139
Figure 6.18
Access Timing in Memory Card Mode
(OWEAC = OWENC = 1 with Wait State Insertion) ........................................... 139
Figure 6.19
Access Timing Example in Memory Card Mode
(Wait State Insertion by Program Wait and
CPWAIT
Pin) .................................. 140
Figure 6.20
Examples of Idle Cycle Operation........................................................................ 141
Section 7 Data Transfer Controller (DTC)
Figure 7.1
Block Diagram of DTC......................................................................................... 146
Figure 7.2
Block Diagram of DTC Activation Source Control.............................................. 152
Figure 7.3
DTC Register Information Location in Address Space ........................................ 153
Figure 7.4
DTC Operation Flowchart .................................................................................... 156
Figure 7.5
Memory Mapping in Normal Mode...................................................................... 157
Figure 7.6
Memory Mapping in Repeat Mode....................................................................... 158
Figure 7.7
Memory Mapping in Block Transfer Mode.......................................................... 159
Figure 7.8
Chain Transfer Operation ..................................................................................... 160
Figure 7.9
DTC Operation Timing (Example in Normal Mode or Repeat Mode)................. 161
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...