Section 14 Timer Connection
Rev. 3.00 Jan 25, 2006 page 355 of 872
REJ09B0286-0300
Bit
Bit Name
Initial Value
R/W
Description
3
2
VOMOD1
VOMOD0
0
0
R/W
R/W
Vertical Synchronization Output Mode Select 1, 0
These bits select the signal source and generation
method for the IVO signal.
•
ISGENE = 0
00: The IVI signal (without fall modification or IHI
synchronization) is selected
01: The IVI signal (without fall modification, with
IHI synchronization) is selected
10: The IVI signal (with fall modification, without
IHI synchronization) is selected
11: The IVI signal (with fall modification and IHI
synchronization) is selected
•
ISGENE = 1
XX: The IVG signal is selected
1
0
CLMOD1
CLMOD0
0
0
R/W
R/W
Clamp Waveform Mode Select 1, 0
These bits select the signal source for the CLO signal
(clamp waveform).
•
ISGENE = 0
00: The CL1 signal is selected
01: The CL2 signal is selected
1X: The CL3 signal is selected
•
ISGENE = 1
XX: The CL4 signal is selected
Legend:
X: Don’t care
Table 14.3 Registers Accessible by TMR_X/TMR_Y
TMRX/Y
H'FFF0
H'FFF1
H'FFF2
H'FFF3
H'FFF4
H'FFF5
H'FFF6
H'FFF7
0
TMR_X
TCR_X
TMR_X
TCSR_X
TMR_X
TICRR
TMR_X
TICRF
TMR_X
TCNT
TMR_X
TCORC
TMR_X
TCORA_X
TMR_X
TCORB_X
1
TMR_Y
TCR_Y
TMR_Y
TCSR_Y
TMR_Y
TCORA_Y
TMR_Y
TCORB_Y
TMR_Y
TCNT_Y
TMR_Y
TISR
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...