Rev. 3.00 Jan 25, 2006 page xxxi of lii
21.5 Usage Notes ...................................................................................................................... 695
Section 22 A/D Converter
................................................................................................. 697
22.1 Features ............................................................................................................................. 697
22.2 Input/Output Pins .............................................................................................................. 699
22.3 Register Descriptions ........................................................................................................ 700
22.3.1 A/D Data Registers A to D (ADDRA to ADDRD).............................................. 700
22.3.2 A/D Control/Status Register (ADCSR) ............................................................... 701
22.3.3 A/D Control Register (ADCR) ............................................................................ 702
22.3.4 Keyboard Comparator Control Register (KBCOMP) .......................................... 703
22.4 DTC Comparator Scan...................................................................................................... 704
22.5 Operation........................................................................................................................... 705
22.5.1 Single Mode......................................................................................................... 705
22.5.2 Scan Mode ........................................................................................................... 706
22.5.3 Input Sampling and A/D Conversion Time.......................................................... 706
22.5.4 External Trigger Input Timing............................................................................. 708
22.6 Interrupt Source................................................................................................................. 708
22.7 A/D Conversion Accuracy Definitions ............................................................................. 709
22.8 Usage Notes ...................................................................................................................... 711
22.8.1 Permissible Signal Source Impedance ................................................................. 711
22.8.2 Influences on Absolute Accuracy ........................................................................ 711
22.8.3 Setting Range of Analog Power Supply and Other Pins ...................................... 712
22.8.4 Notes on Board Design ........................................................................................ 712
22.8.5 Notes on Noise Countermeasures ........................................................................ 712
Section 23 RAM
.................................................................................................................. 715
Section 24 ROM
.................................................................................................................. 717
24.1 Features ............................................................................................................................. 717
24.2 Mode Transition Diagrams ............................................................................................... 718
24.3 Block Configuration.......................................................................................................... 722
24.4 Input/Output Pins .............................................................................................................. 723
24.5 Register Descriptions ........................................................................................................ 723
24.5.1 Flash Memory Control Register 1 (FLMCR1)..................................................... 723
24.5.2 Flash Memory Control Register 2 (FLMCR2)..................................................... 725
24.5.3 Erase Block Registers 1 and 2 (EBR1, EBR2) .................................................... 725
24.6 Operating Modes............................................................................................................... 727
24.7 On-Board Programming Modes........................................................................................ 727
24.7.1 Boot Mode ........................................................................................................... 728
24.7.2 User Program Mode............................................................................................. 732
24.8 Flash Memory Programming/Erasing ............................................................................... 732
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...