20
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
30.1.5
Architecture – General-Purpose Timer Mode
.............................................................
30.1.6
Architecture – Watchdog Timer Mode
......................................................................
30.1.7
Reset Considerations
.........................................................................................
30.1.8
Interrupt Support
..............................................................................................
30.1.9
DMA Event Support
...........................................................................................
30.1.10
TM64P_OUT Event Support
...............................................................................
30.1.11
Interrupt/DMA Event Generation Control and Status
...................................................
30.1.12
Power Management
.........................................................................................
30.1.13
Emulation Considerations
..................................................................................
30.2
Registers
.................................................................................................................
30.2.1
Revision ID Register (REVID)
...............................................................................
30.2.2
Emulation Management Register (EMUMGT)
.............................................................
30.2.3
GPIO Interrupt Control and Enable Register (GPINTGPEN)
............................................
30.2.4
GPIO Data and Direction Register (GPDATGPDIR)
.....................................................
30.2.5
Timer Counter Registers (TIM12 and TIM34)
.............................................................
30.2.6
Timer Period Registers (PRD12 and PRD34)
.............................................................
30.2.7
Timer Control Register (TCR)
...............................................................................
30.2.8
Timer Global Control Register (TGCR)
.....................................................................
30.2.9
Watchdog Timer Control Register (WDTCR)
..............................................................
30.2.10
Timer Reload Register 12 (REL12)
.......................................................................
30.2.11
Timer Reload Register 34 (REL34)
.......................................................................
30.2.12
Timer Capture Register 12 (CAP12)
......................................................................
30.2.13
Timer Capture Register 34 (CAP34)
......................................................................
30.2.14
Timer Interrupt Control and Status Register (INTCTLSTAT)
..........................................
31
Universal Asynchronous Receiver/Transmitter (UART)
.......................................................
31.1
Introduction
...............................................................................................................
31.1.1
Purpose of the Peripheral
....................................................................................
31.1.2
Features
........................................................................................................
31.1.3
Functional Block Diagram
....................................................................................
31.1.4
Industry Standard(s) Compliance Statement
..............................................................
31.2
Peripheral Architecture
.................................................................................................
31.2.1
Clock Generation and Control
...............................................................................
31.2.2
Signal Descriptions
............................................................................................
31.2.3
Pin Multiplexing
................................................................................................
31.2.4
Protocol Description
..........................................................................................
31.2.5
Operation
.......................................................................................................
31.2.6
Reset Considerations
.........................................................................................
31.2.7
Initialization
.....................................................................................................
31.2.8
Interrupt Support
..............................................................................................
31.2.9
DMA Event Support
...........................................................................................
31.2.10
Power Management
.........................................................................................
31.2.11
Emulation Considerations
..................................................................................
31.2.12
Exception Processing
.......................................................................................
31.3
Registers
.................................................................................................................
31.3.1
Receiver Buffer Register (RBR)
.............................................................................
31.3.2
Transmitter Holding Register (THR)
........................................................................
31.3.3
Interrupt Enable Register (IER)
.............................................................................
31.3.4
Interrupt Identification Register (IIR)
........................................................................
31.3.5
FIFO Control Register (FCR)
................................................................................
31.3.6
Line Control Register (LCR)
.................................................................................
31.3.7
Modem Control Register (MCR)
.............................................................................
31.3.8
Line Status Register (LSR)
..................................................................................
31.3.9
Modem Status Register (MSR)
..............................................................................