Registers
411
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
DDR2/mDDR Memory Controller
14.4.6 SDRAM Configuration Register 2 (SDCR2)
The SDRAM configuration register 2 (SDCR2) contains fields to configure partial array self-refresh and
rowsize of the mDDR. This register is applicable only when the IBANK_POS bit in the SDRAM
configuration register (SDCR) is set to 1 for special addressing. Writing to the PASR and ROWSIZE bit
fields will cause the DDR2/mDDR memory controller to start the DDR2/mDDR SDRAM initialization
sequence. SDCR2 is shown in
and described in
Figure 14-25. SDRAM Configuration Register 2 (SDCR2)
31
19
18
16
Reserved
PASR
R-0
R/W-0
15
3
2
0
Reserved
ROWSIZE
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 14-28. SDRAM Configuration Register 2 (SDCR2) Field Descriptions
Bit
Field
Value
Description
31-19
Reserved
0
Reserved
18-16
PASR
0-7h
Partial array self-refresh.
0
4 banks will be refreshed.
1h
2 banks will be refreshed.
2h
1 bank will be refreshed.
3h-4h
Reserved
5h
1/2 bank will be refreshed.
6h
1/4 bank will be refreshed.
7h
Reserved
15-3
Reserved
0
Reserved
2-0
ROWSIZE
0-7h
Row size. Defines the number of row address bit for DDR device.
0
9 row address bits
1h
10 row address bits
2h
11 row address bits
3h
12 row address bits
4h
13 row address bits
5h
14 row address bits
6h
15 row address bits
7h
16 row address bits