SYSCFG Registers
227
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
10.5.10.4 Pin Multiplexing Control 3 Register (PINMUX3)
Figure 10-21. Pin Multiplexing Control 3 Register (PINMUX3)
31
28
27
24
23
20
19
16
PINMUX3_31_28
PINMUX3_27_24
PINMUX3_23_20
PINMUX3_19_16
R/W-0
R/W-0
R/W-0
R/W-0
15
12
11
8
7
4
3
0
PINMUX3_15_12
PINMUX3_11_8
PINMUX3_7_4
PINMUX3_3_0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
(1)
I = Input, O = Output, I/O = Bidirectional, X = Undefined, Z = High-impedance state
Table 10-25. Pin Multiplexing Control 3 Register (PINMUX3) Field Descriptions
Bit
Field
Value
Description
Type
(1)
31-28
PINMUX3_31_28
SPI0_SCS[2]/UART0_RTS/GP8[1]/MII_RXD[0]/SATA_CP_DET Control
0
Selects Function SATA_CP_DET
I
1h
Selects Function SPI0_SCS[2]
I/O
2h
Selects Function UART0_RTS
O
3h
Reserved
X
4h
Selects Function GP8[1]
I/O
5h-7h
Reserved
X
8h
Selects Function MII_RXD[0]
I
9h-Fh
Reserved
X
27-24
PINMUX3_27_24
SPI0_SCS[3]/UART0_CTS/GP8[2]/MII_RXD[1]/SATA_MP_SWITCH Control
0
Selects Function SATA_MP_SWITCH
I
1h
Selects Function SPI0_SCS[3]
I/O
2h
Selects Function UART0_CTS
I
3h
Reserved
X
4h
Selects Function GP8[2]
I/O
5h-7h
Reserved
X
8h
Selects Function MII_RXD[1]
I
9h-Fh
Reserved
X
23-20
PINMUX3_23_20
SPI0_SCS[4]/UART0_TXD/GP8[3]/MII_RXD[2] Control
0
Pin is 3-stated.
Z
1h
Selects Function SPI0_SCS[4]
I/O
2h
Selects Function UART0_TXD
O
3h
Reserved
X
4h
Selects Function GP8[3]
I/O
5h-7h
Reserved
X
8h
Selects Function MII_RXD[2]
I
9h-Fh
Reserved
X