SYSCFG Registers
228
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
Table 10-25. Pin Multiplexing Control 3 Register (PINMUX3) Field Descriptions (continued)
Bit
Field
Value
Description
Type
(1)
19-16
PINMUX3_19_16
SPI0_SCS[5]/UART0_RXD/GP8[4]/MII_RXD[3] Control
0
Pin is 3-stated.
Z
1h
Selects Function SPI0_SCS[5]
I/O
2h
Selects Function UART0_RXD
I
3h
Reserved
X
4h
Selects Function GP8[4]
I/O
5h-7h
Reserved
X
8h
Selects Function MII_RXD[3]
I
9h-Fh
Reserved
X
15-12
PINMUX3_15_12
SPI0_SIMO/EPWMSYNCO/GP8[5]/MII_CRS Control
0
Pin is 3-stated.
Z
1h
Selects Function SPI0_SIMO
I/O
2h
Selects Function EPWMSYNCO
O
3h
Reserved
X
4h
Selects Function GP8[5]
I/O
5h-7h
Reserved
X
8h
Selects Function MII_CRS
I
9h-Fh
Reserved
X
11-8
PINMUX3_11_8
SPI0_SOMI/EPWMSYNCI/GP8[6]/MII_RXER Control
0
Pin is 3-stated.
Z
1h
Selects Function SPI0_SOMI
I/O
2h
Selects Function EPWMSYNCI
I
3h
Reserved
X
4h
Selects Function GP8[6]
I/O
5h-7h
Reserved
X
8h
Selects Function MII_RXER
I
9h-Fh
Reserved
X
7-4
PINMUX3_7_4
SPI0_ENA/EPWM0B/PRU0_R30[6]/MII_RXDV Control
0
Pin is 3-stated.
Z
1h
Selects Function SPI0_ENA
I/O
2h
Selects Function EPWM0B
I/O
3h
Reserved
X
4h
Selects Function PRU0_R30[6]
O
5h-7h
Reserved
X
8h
Selects Function MII_RXDV
I
9h-Fh
Reserved
X
3-0
PINMUX3_3_0
SPI0_CLK/EPWM0A/GP1[8]/MII_RXCLK Control
0
Pin is 3-stated.
Z
1h
Selects Function SPI0_CLK
I/O
2h
Selects Function EPWM0A
I/O
3h
Reserved
X
4h
Selects Function GP1[8]
I/O
5h-7h
Reserved
X
8h
Selects Function MII_RXCLK
I
9h-Fh
Reserved
X