![Texas Instruments AM1808 Technical Reference Manual Download Page 4](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558004.webp)
4
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
7.3.27
PLLC1 Clock Align Control Register (ALNCTL)
............................................................
7.3.28
PLLC0 PLLDIV Ratio Change Status Register (DCHANGE)
.............................................
7.3.29
PLLC1 PLLDIV Ratio Change Status Register (DCHANGE)
.............................................
7.3.30
PLLC0 Clock Enable Control Register (CKEN)
.............................................................
7.3.31
PLLC1 Clock Enable Control Register (CKEN)
.............................................................
7.3.32
PLLC0 Clock Status Register (CKSTAT)
....................................................................
7.3.33
PLLC1 Clock Status Register (CKSTAT)
....................................................................
7.3.34
PLLC0 SYSCLK Status Register (SYSTAT)
................................................................
7.3.35
PLLC1 SYSCLK Status Register (SYSTAT)
................................................................
7.3.36
Emulation Performance Counter 0 Register (EMUCNT0)
.................................................
7.3.37
Emulation Performance Counter 1 Register (EMUCNT1)
.................................................
8
Power and Sleep Controller (PSC)
......................................................................................
8.1
Introduction
................................................................................................................
8.2
Power Domain and Module Topology
..................................................................................
8.2.1
Power Domain States
...........................................................................................
8.2.2
Module States
....................................................................................................
8.3
Executing State Transitions
.............................................................................................
8.3.1
Power Domain State Transitions
..............................................................................
8.3.2
Module State Transitions
.......................................................................................
8.4
IcePick Emulation Support in the PSC
.................................................................................
8.5
PSC Interrupts
.............................................................................................................
8.5.1
Interrupt Events
..................................................................................................
8.5.2
Interrupt Registers
...............................................................................................
8.5.3
Interrupt Handling
................................................................................................
8.6
PSC Registers
.............................................................................................................
8.6.1
Revision Identification Register (REVID)
.....................................................................
8.6.2
Interrupt Evaluation Register (INTEVAL)
.....................................................................
8.6.3
PSC0 Module Error Pending Register 0 (modules 0-15) (MERRPR0)
...................................
8.6.4
PSC1 Module Error Pending Register 0 (modules 0-31) (MERRPR0)
...................................
8.6.5
PSC0 Module Error Clear Register 0 (modules 0-15) (MERRCR0)
......................................
8.6.6
PSC1 Module Error Clear Register 0 (modules 0-31) (MERRCR0)
......................................
8.6.7
Power Error Pending Register (PERRPR)
...................................................................
8.6.8
Power Error Clear Register (PERRCR)
.......................................................................
8.6.9
Power Domain Transition Command Register (PTCMD)
...................................................
8.6.10
Power Domain Transition Status Register (PTSTAT)
......................................................
8.6.11
Power Domain 0 Status Register (PDSTAT0)
..............................................................
8.6.12
Power Domain 1 Status Register (PDSTAT1)
..............................................................
8.6.13
Power Domain 0 Control Register (PDCTL0)
...............................................................
8.6.14
Power Domain 1 Control Register (PDCTL1)
...............................................................
8.6.15
Power Domain 0 Configuration Register (PDCFG0)
.......................................................
8.6.16
Power Domain 1 Configuration Register (PDCFG1)
.......................................................
8.6.17
Module Status
n
Register (MDSTAT
n
)
.......................................................................
8.6.18
PSC0 Module Control
n
Register (modules 0-15) (MDCTL
n
)
............................................
8.6.19
PSC1 Module Control
n
Register (modules 0-31) (MDCTL
n
)
............................................
9
Power Management
...........................................................................................................
9.1
Introduction
................................................................................................................
9.2
Power Consumption Overview
..........................................................................................
9.3
PSC and PLLC Overview
................................................................................................
9.4
Features
....................................................................................................................
9.5
Clock Management
.......................................................................................................
9.5.1
Module Clock ON/OFF
..........................................................................................
9.5.2
Module Clock Frequency Scaling
..............................................................................
9.5.3
PLL Bypass and Power Down
.................................................................................