SYSCFG Registers
223
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
10.5.10.2 Pin Multiplexing Control 1 Register (PINMUX1)
Figure 10-19. Pin Multiplexing Control 1 Register (PINMUX1)
31
28
27
24
23
20
19
16
PINMUX1_31_28
PINMUX1_27_24
PINMUX1_23_20
PINMUX1_19_16
R/W-0
R/W-0
R/W-0
R/W-0
15
12
11
8
7
4
3
0
PINMUX1_15_12
PINMUX1_11_8
PINMUX1_7_4
PINMUX1_3_0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
(1)
I = Input, O = Output, I/O = Bidirectional, X = Undefined, Z = High-impedance state
Table 10-23. Pin Multiplexing Control 1 Register (PINMUX1) Field Descriptions
Bit
Field
Value
Description
Type
(1)
31-28
PINMUX1_31_28
AXR8/CLKS1/ECAP1_APWM1/GP0[0]/PRU0_R31[8] Control
0
Selects Function PRU0_R31[8]
I
1h
Selects Function AXR8
I/O
2h
Selects Function CLKS1
I
3h
Reserved
X
4h
Selects Function ECAP1_APWM1
I/O
5h-7h
Reserved
X
8h
Selects Function GP0[0]
I/O
9h-Fh
Reserved
X
27-24
PINMUX1_27_24
AXR9/DX1/GP0[1] Control
0
Pin is 3-stated.
Z
1h
Selects Function AXR9
I/O
2h
Selects Function DX1
O
3h-7h
Reserved
X
8h
Selects Function GP0[1]
I/O
9h-Fh
Reserved
X
23-20
PINMUX1_23_20
AXR10/DR1/GP0[2] Control
0
Pin is 3-stated.
Z
1h
Selects Function AXR10
I/O
2h
Selects Function DR1
I
3h-7h
Reserved
X
8h
Selects Function GP0[2]
I/O
9h-Fh
Reserved
X
19-16
PINMUX1_19_16
AXR11/FSX1/GP0[3] Control
0
Pin is 3-stated.
Z
1h
Selects Function AXR11
I/O
2h
Selects Function FSX1
I/O
3h-7h
Reserved
X
8h
Selects Function GP0[3]
I/O
9h-Fh
Reserved
X