![Texas Instruments AM1808 Technical Reference Manual Download Page 1794](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581794.webp)
Registers
1794
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
35.3.6 Interrupt Enable Register (INTEN)
The interrupt enable register (INTEN) is shown in
and described in
.
Figure 35-23. Interrupt Enable Register (INTEN)
31
16
Reserved
R-0
15
8
Reserved
R-0
7
4
3
2
1
0
Reserved
ERROR
FRAME3
FRAME2
FRAME1
FRAME0
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 35-11. Interrupt Enable Register (INTEN) Field Descriptions
Bit
Field
Value
Description
31-5
Reserved
0
Reserved
4
ERROR
VPIF error interrupt enable. The error interrupt is asserted when an problem is detected in any
input/output byte stream data.
0
Error interrupt is disabled.
1
Error interrupt is enabled. The ERROR bit in the INTSET register must also be set to activate the
ERROR interrupt.
3
FRAME3
Channel 3 frame interrupt enable. Enables the frame interrupt from the VPIF to CPU.
0
Channel 3 frame interrupt is disabled.
1
Channel 3 frame interrupt is enabled. The FRAME3 bit in the INTSET register must also be set to
activate the FRAME3 interrupt.
2
FRAME2
Channel 2 frame interrupt enable. Enables the frame interrupt from the VPIF to CPU.
0
Channel 2 frame interrupt is disabled.
1
Channel 2 frame interrupt is enabled. The FRAME2 bit in the INTSET register must also be set to
activate the FRAME2 interrupt.
1
FRAME1
Channel 1 frame interrupt enable. Enables the frame interrupt in BT/YC capture mode, or enables the
line interval interrupt in CCD/CMOS capture mode.
0
Channel 1 frame interrupt is disabled.
1
Channel 1 frame interrupt is enabled. The FRAME1 bit in the INTSET register must also be set to
activate the FRAME1 interrupt.
0
FRAME0
Channel 0 frame interrupt enable. Enables the frame interrupt from VPIF to CPU for BT/YC and
CCD/CMOS capture modes.
0
Channel 0 frame interrupt is disabled.
1
Channel 0 frame interrupt is enabled. The FRAME0 bit in the INTSET register must also be set to
activate the FRAME0 interrupt.