3
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
5.3.6
Interrupt Enable Clear Register (IENCLR)
...................................................................
5.3.7
Fixed Range Start Address Register (FXD_MPSAR)
.......................................................
5.3.8
Fixed Range End Address Register (FXD_MPEAR)
........................................................
5.3.9
Fixed Range Memory Protection Page Attributes Register (FXD_MPPA)
...............................
5.3.10
Programmable Range
n
Start Address Registers (PROG
n
_MPSAR)
...................................
5.3.11
Programmable Range
n
End Address Registers (PROG
n
_MPEAR)
....................................
5.3.12
Programmable Range
n
Memory Protection Page Attributes Register (PROG
n
_MPPA)
.............
5.3.13
Fault Address Register (FLTADDRR)
........................................................................
5.3.14
Fault Status Register (FLTSTAT)
.............................................................................
5.3.15
Fault Clear Register (FLTCLR)
...............................................................................
6
Device Clocking
................................................................................................................
6.1
Overview
...................................................................................................................
6.2
Frequency Flexibility
......................................................................................................
6.3
Peripheral Clocking
.......................................................................................................
6.3.1
USB Clocking
.....................................................................................................
6.3.2
DDR2/mDDR Memory Controller Clocking
...................................................................
6.3.3
EMIFA Clocking
..................................................................................................
6.3.4
EMAC Clocking
..................................................................................................
6.3.5
uPP Clocking
.....................................................................................................
6.3.6
McASP Clocking
.................................................................................................
6.3.7
I/O Domains
......................................................................................................
7
Phase-Locked Loop Controller (PLLC)
................................................................................
7.1
Introduction
................................................................................................................
7.2
PLL Controllers
............................................................................................................
7.2.1
Device Clock Generation
.......................................................................................
7.2.2
Steps for Programming the PLLs
..............................................................................
7.3
PLLC Registers
...........................................................................................................
7.3.1
PLLC0 Revision Identification Register (REVID)
............................................................
7.3.2
PLLC1 Revision Identification Register (REVID)
............................................................
7.3.3
Reset Type Status Register (RSTYPE)
.......................................................................
7.3.4
PLLC0 Reset Control Register (RSCTRL)
...................................................................
7.3.5
PLLC0 Control Register (PLLCTL)
............................................................................
7.3.6
PLLC1 Control Register (PLLCTL)
............................................................................
7.3.7
PLLC0 OBSCLK Select Register (OCSEL)
..................................................................
7.3.8
PLLC1 OBSCLK Select Register (OCSEL)
..................................................................
7.3.9
PLL Multiplier Control Register (PLLM)
.......................................................................
7.3.10
PLLC0 Pre-Divider Control Register (PREDIV)
.............................................................
7.3.11
PLLC0 Divider 1 Register (PLLDIV1)
........................................................................
7.3.12
PLLC1 Divider 1 Register (PLLDIV1)
........................................................................
7.3.13
PLLC0 Divider 2 Register (PLLDIV2)
........................................................................
7.3.14
PLLC1 Divider 2 Register (PLLDIV2)
........................................................................
7.3.15
PLLC0 Divider 3 Register (PLLDIV3)
........................................................................
7.3.16
PLLC1 Divider 3 Register (PLLDIV3)
........................................................................
7.3.17
PLLC0 Divider 4 Register (PLLDIV4)
........................................................................
7.3.18
PLLC0 Divider 5 Register (PLLDIV5)
........................................................................
7.3.19
PLLC0 Divider 6 Register (PLLDIV6)
........................................................................
7.3.20
PLLC0 Divider 7 Register (PLLDIV7)
........................................................................
7.3.21
PLLC0 Oscillator Divider 1 Register (OSCDIV)
.............................................................
7.3.22
PLLC1 Oscillator Divider 1 Register (OSCDIV)
.............................................................
7.3.23
PLL Post-Divider Control Register (POSTDIV)
.............................................................
7.3.24
PLL Controller Command Register (PLLCMD)
.............................................................
7.3.25
PLL Controller Status Register (PLLSTAT)
.................................................................
7.3.26
PLLC0 Clock Align Control Register (ALNCTL)
............................................................