25
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
35.2.5
Video Receive
.................................................................................................
35.2.6
Raw Data Capture
............................................................................................
35.2.7
VBI Ancillary Data
.............................................................................................
35.2.8
Reset Considerations
.........................................................................................
35.2.9
Initialization
.....................................................................................................
35.2.10
Interrupt Support
.............................................................................................
35.3
Registers
.................................................................................................................
35.3.1
VPIF Revision Register ID (REVID)
........................................................................
35.3.2
Channel 0 Control Register (C0CTRL)
.....................................................................
35.3.3
Channel 1 Control Register (C1CTRL)
.....................................................................
35.3.4
Channel 2 Control Register (C2CTRL)
.....................................................................
35.3.5
Channel 3 Control Register (C3CTRL)
.....................................................................
35.3.6
Interrupt Enable Register (INTEN)
..........................................................................
35.3.7
Interrupt Enable Set Register (INTSET)
....................................................................
35.3.8
Interrupt Enable Clear Register (INTCLR)
.................................................................
35.3.9
Interrupt Status Register (INTSTAT)
.......................................................................
35.3.10
Interrupt Status Clear Register (INTSTATCLR)
.........................................................
35.3.11
Emulation Suspend Control Register (EMUCTRL)
......................................................
35.3.12
DMA Size Control Register (REQSIZE)
..................................................................
35.3.13
Channel
n
Top Field Luminance Address Register (CnTLUMA)
......................................
35.3.14
Channel
n
Bottom Field Luminance Address Register (CnBLUMA)
..................................
35.3.15
Channel
n
Top Field Chrominance Address Register (C
n
TCHROMA)
...............................
35.3.16
Channel
n
Bottom Field Chrominance Address Register (C
n
BCHROMA)
...........................
35.3.17
Channel
n
Top Field Horizontal Ancillary Address Register (C
n
THANC)
............................
35.3.18
Channel
n
Bottom Field Horizontal Ancillary Address Register (C
n
BHANC)
........................
35.3.19
Channel
n
Top Field Vertical Ancillary Address Register (C
n
TVANC)
...............................
35.3.20
Channel
n
Bottom Field Vertical Ancillary Address Register (C
n
BVANC)
...........................
35.3.21
Channel
n
Image Address Offset Register (C
n
IMGOFFSET)
.........................................
35.3.22
Channel
n
Horizontal Ancillary Address Offset Register (C
n
HANCOFFSET)
.......................
35.3.23
Channel
n
Horizontal Size Configuration Register (C0HCFG and C1HCFG)
.......................
35.3.24
Channel
n
Vertical Size Configuration 0 Register (C0VCFG0 and C1VCFG0)
.....................
35.3.25
Channel
n
Vertical Size Configuration 1 Register (C0VCFG1 and C1VCFG1)
.....................
35.3.26
Channel
n
Vertical Size Configuration 2 Register (C0VCFG2 and C1VCFG2)
.....................
35.3.27
Channel
n
Vertical Image Size Register (C0VSIZE and C1VSIZE)
...................................
35.3.28
Channel
n
Horizontal Size Configuration Register (C2HCFG and C3HCFG)
.......................
35.3.29
Channel
n
Vertical Size Configuration 0 Register (C2VCFG0 and C3VCFG0)
.....................
35.3.30
Channel
n
Vertical Size Configuration 1 Register (C2VCFG1 and C3VCFG1)
.....................
35.3.31
Channel
n
Vertical Size Configuration 2 Register (C2VCFG2 and C3VCFG2)
.....................
35.3.32
Channel
n
Vertical Image Size Register (C2VSIZE and C3VSIZE)
...................................
35.3.33
Channel
n
Top Field Horizontal Ancillary Position Register (C2THANCPOS and
C3THANCPOS)
................................................................................................
35.3.34
Channel
n
Top Field Horizontal Ancillary Size Register (C2THANCSIZE and C3THANCSIZE)
..
35.3.35
Channel
n
Bottom Field Horizontal Ancillary Position Register (C2BHANCPOS and
C3BHANCPOS)
................................................................................................
35.3.36
Channel
n
Bottom Field Horizontal Ancillary Size Register (C2BHANCSIZE and
C3BHANCSIZE)
................................................................................................
35.3.37
Channel
n
Top Field Vertical Ancillary Position Register (C2TVANCPOS and C3TVANCPOS)
.
35.3.38
Channel
n
Top Field Vertical Ancillary Size Register (C2TVANCSIZE and C3TVANCSIZE)
.....
35.3.39
Channel
n
Bottom Field Vertical Ancillary Position Register (C2BVANCPOS and
C3BVANCPOS)
................................................................................................
35.3.40
Channel
n
Bottom Field Vertical Ancillary Size Register (C2BVANCSIZE and C3BVANCSIZE)
.
Revision History
......................................................................................................................