Registers
1803
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
35.3.19 Channel n Top Field Vertical Ancillary Address Register (CnTVANC)
The Channel
n
Top Field Vertical Ancillary Address Register (C
n
TVANC) is shown in
and
described in
Figure 35-36. Channel n Top Field Vertical Ancillary Address Register
(CnTVANC)
31
0
C
n
TVANC
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 35-24. Channel n Top Field Vertical Ancillary Address Register (CnTVANC)
Field Descriptions
Bit
Field
Value
Description
31-0
C
n
TVANC
0-FFFF FFFFh
Memory address of the top field vertical ancillary buffer.
The register value points to the beginning of the buffer, and the address must be a multiple of 8
(C
n
TVANC[2:0] = 0).
35.3.20 Channel n Bottom Field Vertical Ancillary Address Register (CnBVANC)
The Channel
n
Bottom Field Vertical Ancillary Address Register (C
n
BVANC) is shown in
and
described in
NOTE:
C
n
BVANC registers are not used in progressive video mode.
Figure 35-37. Channel n Bottom Field Vertical Ancillary Data Buffer Start Address Register
(CnBVANC)
31
0
C
n
BVANC
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 35-25. Channel n Bottom Field Vertical Ancillary Data Buffer Start Address Register
(CnBVANC)
Field Descriptions
Bit
Field
Value
Description
31-0
C
n
BVANC
0-FFFF FFFFh
Memory address of the bottom field vertical ancillary buffer.
The register value points to the beginning of the buffer, and the address must be a multiple of 8
(C
n
BVANC[2:0] = 0).