![Texas Instruments AM1808 Technical Reference Manual Download Page 11](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558011.webp)
11
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
19.2.9
EDMA Event Support
..........................................................................................
19.2.10
Pin Multiplexing
................................................................................................
19.2.11
Memory Map
...................................................................................................
19.2.12
Priority and Arbitration
........................................................................................
19.2.13
System Considerations
.......................................................................................
19.2.14
Power Management
..........................................................................................
19.2.15
Emulation Considerations
....................................................................................
19.3
Example Configuration
...................................................................................................
19.3.1
Hardware Interface
.............................................................................................
19.3.2
Software Configuration
.........................................................................................
19.4
Registers
...................................................................................................................
19.4.1
Module ID Register (MIDR)
...................................................................................
19.4.2
Asynchronous Wait Cycle Configuration Register (AWCC)
...............................................
19.4.3
SDRAM Configuration Register (SDCR)
....................................................................
19.4.4
SDRAM Refresh Control Register (SDRCR)
................................................................
19.4.5
Asynchronous
n
Configuration Registers (CE2CFG-CE5CFG)
..........................................
19.4.6
SDRAM Timing Register (SDTIMR)
..........................................................................
19.4.7
SDRAM Self Refresh Exit Timing Register (SDSRETR)
..................................................
19.4.8
EMIFA Interrupt Raw Register (INTRAW)
...................................................................
19.4.9
EMIFA Interrupt Masked Register (INTMSK)
...............................................................
19.4.10
EMIFA Interrupt Mask Set Register (INTMSKSET)
.......................................................
19.4.11
EMIFA Interrupt Mask Clear Register (INTMSKCLR)
....................................................
19.4.12
NAND Flash Control Register (NANDFCR)
...............................................................
19.4.13
NAND Flash Status Register (NANDFSR)
.................................................................
19.4.14
NAND Flash
n
ECC Registers (NANDF1ECC-NANDF4ECC)
..........................................
19.4.15
NAND Flash 4-Bit ECC LOAD Register (NAND4BITECCLOAD)
.......................................
19.4.16
NAND Flash 4-Bit ECC Register 1 (NAND4BITECC1)
..................................................
19.4.17
NAND Flash 4-Bit ECC Register 2 (NAND4BITECC2)
..................................................
19.4.18
NAND Flash 4-Bit ECC Register 3 (NAND4BITECC3)
..................................................
19.4.19
NAND Flash 4-Bit ECC Register 4 (NAND4BITECC4)
..................................................
19.4.20
NAND Flash 4-Bit ECC Error Address Register 1 (NANDERRADD1)
.................................
19.4.21
NAND Flash 4-Bit ECC Error Address Register 2 (NANDERRADD2)
.................................
19.4.22
NAND Flash 4-Bit ECC Error Value Register 1 (NANDERRVAL1)
.....................................
19.4.23
NAND Flash 4-Bit ECC Error Value Register 2 (NANDERRVAL2)
.....................................
20
General-Purpose Input/Output (GPIO)
.................................................................................
20.1
Introduction
................................................................................................................
20.1.1
Purpose of the Peripheral
.....................................................................................
20.1.2
Features
..........................................................................................................
20.1.3
Functional Block Diagram
.....................................................................................
20.1.4
Industry Standard(s) Compliance Statement
................................................................
20.2
Architecture
................................................................................................................
20.2.1
Clock Control
....................................................................................................
20.2.2
Signal Descriptions
.............................................................................................
20.2.3
Pin Multiplexing
.................................................................................................
20.2.4
Endianness Considerations
...................................................................................
20.2.5
GPIO Register Structure
.......................................................................................
20.2.6
Using a GPIO Signal as an Output
...........................................................................
20.2.7
Using a GPIO Signal as an Input
.............................................................................
20.2.8
Reset Considerations
..........................................................................................
20.2.9
Initialization
......................................................................................................
20.2.10
Interrupt Support
..............................................................................................
20.2.11
EDMA Event Support
.........................................................................................
20.2.12
Power Management
..........................................................................................