12
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
20.2.13
Emulation Considerations
....................................................................................
20.3
Registers
...................................................................................................................
20.3.1
Revision ID Register (REVID)
.................................................................................
20.3.2
GPIO Interrupt Per-Bank Enable Register (BINTEN)
......................................................
20.3.3
GPIO Direction Registers (DIR
n
)
.............................................................................
20.3.4
GPIO Output Data Registers (OUT_DATA
n
)
...............................................................
20.3.5
GPIO Set Data Registers (SET_DATA
n
)
....................................................................
20.3.6
GPIO Clear Data Registers (CLR_DATA
n
)
.................................................................
20.3.7
GPIO Input Data Registers (IN_DATA
n
)
....................................................................
20.3.8
GPIO Set Rising Edge Interrupt Registers (SET_RIS_TRIG
n
)
...........................................
20.3.9
GPIO Clear Rising Edge Interrupt Registers (CLR_RIS_TRIG
n
)
........................................
20.3.10
GPIO Set Falling Edge Interrupt Registers (SET_FAL_TRIG
n
)
........................................
20.3.11
GPIO Clear Falling Edge Interrupt Registers (CLR_FAL_TRIG
n
)
.....................................
20.3.12
GPIO Interrupt Status Registers (INTSTAT
n
)
.............................................................
21
Host Port Interface (HPI)
....................................................................................................
21.1
Introduction
................................................................................................................
21.1.1
Purpose of the Peripheral
.....................................................................................
21.1.2
Features
..........................................................................................................
21.1.3
Functional Block Diagram
.....................................................................................
21.1.4
Industry Standard(s) Compliance Statement
................................................................
21.1.5
Terminology Used in This Document
........................................................................
21.2
Architecture
................................................................................................................
21.2.1
Clock Control
....................................................................................................
21.2.2
Memory Map
....................................................................................................
21.2.3
Signal Descriptions
.............................................................................................
21.2.4
Pin Multiplexing and General-Purpose I/O Control Blocks
................................................
21.2.5
Protocol Description
............................................................................................
21.2.6
Operation
........................................................................................................
21.2.7
Reset Considerations
..........................................................................................
21.2.8
Initialization
......................................................................................................
21.2.9
Interrupt Support
................................................................................................
21.2.10
EDMA Event Support
.........................................................................................
21.2.11
Power Management
..........................................................................................
21.2.12
Emulation Considerations
....................................................................................
21.3
Registers
...................................................................................................................
21.3.1
Revision Identification Register (REVID)
....................................................................
21.3.2
Power and Emulation Management Register (PWREMU_MGMT)
......................................
21.3.3
GPIO Enable Register (GPIO_EN)
..........................................................................
21.3.4
GPIO Direction 1 Register (GPIO_DIR1)
....................................................................
21.3.5
GPIO Data 1 Register (GPIO_DAT1)
........................................................................
21.3.6
GPIO Direction 2 Register (GPIO_DIR2)
....................................................................
21.3.7
GPIO Data 2 Register (GPIO_DAT2)
........................................................................
21.3.8
Host Port Interface Control Register (HPIC)
................................................................
21.3.9
Host Port Interface Write Address Register (HPIAW)
.....................................................
21.3.10
Host Port Interface Read Address Register (HPIAR)
....................................................
22
Inter-Integrated Circuit (I2C) Module
...................................................................................
22.1
Introduction
................................................................................................................
22.1.1
Purpose of the Peripheral
.....................................................................................
22.1.2
Features
..........................................................................................................
22.1.3
Functional Block Diagram
.....................................................................................
22.1.4
Industry Standard(s) Compliance Statement
................................................................
22.2
Architecture
................................................................................................................
22.2.1
Bus Structure
....................................................................................................