![Texas Instruments AM1808 Technical Reference Manual Download Page 362](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558362.webp)
Registers
362
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Programmable Real-Time Unit Subsystem (PRUSS)
13.8.2.15 STATCLRINT1 Register (Offset = 284h)
The System Interrupt Status Enabled/Clear Registers show the pending enabled status of the system
interrupts. Software can write to the Status Clear Registers to clear a system interrupt after it has been
serviced. If a system interrupt status is not cleared then another host interrupt may not be triggered or
another host interrupt may be triggered incorrectly. There is one bit per system interrupt.
Table 13-74. STATCLRINT1 Register
31
0
ENABLE_STATUS
W/C-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 13-75. STATCLRINT1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
ENABLED_S
TATUS
W/C
0
System interrupt enabled status and clearing of the system interrupts 32to
63.
Reads return the enabled status (before enabling with the Enable Registers).
Write a 1 in a bit position to clear the status of the system interrupt. Writing a
0 has no effect.
13.8.2.16 ENABLESET0 Register (Offset = 300h)
The System Interrupt Enable Set Register enables system interrupts to trigger outputs. System interrupts
that are not enabled do not interrupt the host. There is a bit per system interrupt.
Table 13-76. ENABLESET0 Register
31
0
ENABLE
W/S-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 13-77. ENABLESET0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
ENABLE
W/S
0
System interrupt enables system interrupts 0 to 31.
Read returns the enable value (0 = disabled, 1 = enabled) Write a 1 in a bit
position to set that enable. Writing a 0 has no effect.
13.8.2.17 ENABLESET1 Register (Offset = 304h)
The System Interrupt Enable Set Register enables system interrupts to trigger outputs. System interrupts
that are not enabled do not interrupt the host. There is a bit per system interrupt.
Table 13-78. ENABLESET1 Register
31
0
ENABLE
W/S-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 13-79. ENABLESET1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
ENABLE
W/S
0
System interrupt enables system interrupts 32 to 63.
Read returns the enable value (0 = disabled, 1 = enabled) Write a 1 in a bit
position to set that enable. Writing a 0 has no effect.