![Texas Instruments AM1808 Technical Reference Manual Download Page 1060](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581060.webp)
IPC = 0
Data pins samples
by the display
Data pins
change
LCD_PCLK
LCD_D[x:0]
LCD_HSYNC
LCD_VSYNC
2 and 2/3 pixel
2 and 2/3 pixel
2 and 2/3 pixel
2 and 2/3 pixel
Pixel 0
through 3
Pixel 4
through 7
Pixel 8
through 11
Pixel 12
through 15
IPC = 0
MONO8B = 0
Data pins samples
by the display
Data pins
change
LCD_PCLK
LCD_D[x:0]
LCD_HSYNC
LCD_VSYNC
Registers
1060
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Liquid Crystal Display Controller (LCDC)
23.3.8.3 TFT_STN (TFT_STN)
The TFT_STN (TFT_STN) bit selects whether the LCD controller operates in passive (STN) or active
(TFT) display control mode. When TFT_STN = 0, passive or STN mode is selected. LCD data flows from
the frame buffer memory, via the LCD dedicated DMA channel, to the palette (the palette is bypassed for
the 12 and 16 BPP modes), to the dithering logic and the output FIFO before being output on the LCD
data pins. The clock and data pin behaviors is shown for the monochrome passive mode (
)
and for the color passive mode (
Figure 23-23. Monochrome Passive Mode Pixel Clock and Data Pin Timing
Figure 23-24. Color Passive Mode Pixel Clock and Data Pin Timing