![Texas Instruments AM1808 Technical Reference Manual Download Page 160](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558160.webp)
PLLC Registers
160
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Phase-Locked Loop Controller (PLLC)
7.3.34 PLLC0 SYSCLK Status Register (SYSTAT)
The PLLC0 SYSCLK status register (SYSTAT) indicates the PLL0_SYSCLK
n
on/off status. The actual
default is determined by the actual clock on/off status, which depends on the D
n
EN bit in PLLC0 PLLDIV
n
.
SYSTAT is shown in
and described in
Figure 7-35. PLLC0 SYSCLK Status Register (SYSTAT)
31
8
Reserved
R-1
7
6
5
4
3
2
1
0
Reserved
SYS7ON
SYS6ON
SYS5ON
SYS4ON
SYS3ON
SYS2ON
SYS1ON
R-1
R-1
R-1
R-1
R-1
R-1
R-1
R-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-37. PLLC0 SYSCLK Status Register (SYSTAT) Field Descriptions
Bit
Field
Value
Description
31-7
Reserved
3h
Reserved
6
SYS7ON
PLL0_SYSCLK7 on status.
0
Off
1
On
5
SYS6ON
PLL0_SYSCLK6 on status.
0
Off
1
On
4
SYS5ON
PLL0_SYSCLK5 on status.
0
Off
1
On
3
SYS4ON
PLL0_SYSCLK4 on status.
0
Off
1
On
2
SYS3ON
PLL0_SYSCLK3 on status.
0
Off
1
On
1
SYS2ON
PLL0_SYSCLK2 on status.
0
Off
1
On
0
SYS1ON
PLL0_SYSCLK1 on status.
0
Off
1
On