![Texas Instruments AM1808 Technical Reference Manual Download Page 1785](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581785.webp)
Registers
1785
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
Table 35-5. Video Port Interface (VPIF) Registers (continued)
Offset
Acronym
Register Description
Section
Channel 0
40h
C0TLUMA
Channel 0 top field luminance address register
44h
C0BLUMA
Channel 0 bottom field luminance address register
48h
C0TCHROMA
Channel 0 top field chrominance address register
4Ch
C0BCHROMA
Channel 0 bottom field chrominance address register
50h
C0THANC
Channel 0 top field horizontal ancillary address register
54h
C0BHANC
Channel 0 bottom field horizontal ancillary address register
58h
C0TVANC
Channel 0 top field vertical ancillary address register
5Ch
C0BVANC
Channel 0 bottom field vertical ancillary address register
60h
Reserved
Reserved
64h
C0IMGOFFSET
Channel 0 image data address offset register
68h
C0HANCOFFSET
Channel 0 horizontal ancillary address offset register
6Ch
C0HCFG
Channel 0 horizontal data size configuration register
70h
C0VCFG0
Channel 0 vertical data size configuration 0 register
74h
C0VCFG1
Channel 0 vertical data size configuration 1 register
78h
C0VCFG2
Channel 0 vertical data size configuration 2 register
7Ch
C0VSIZE
Channel 0 vertical image size register
Channel 1
80h
C1TLUMA
Channel 1 top field luminance address register
84h
C1BLUMA
Channel 1 bottom field luminance address register
88h
C1TCHROMA
Channel 1 top field chrominance address register
8Ch
C1BCHROMA
Channel 1 bottom field chrominance address register
90h
C1THANC
Channel 1 top field horizontal ancillary address register
94h
C1BANC
Channel 1 bottom field horizontal ancillary address register
98h
C1TVANC
Channel 1 top field vertical ancillary address register
9Ch
C1BVANC
Channel 1 bottom field vertical ancillary address register
A0h
Reserved
Reserved
A4h
C1IMGOFFSET
Channel 1 image data address offset register
A8h
C1HANCOFFSET
Channel 1 horizontal ancillary address offset register
ACh
H1HCFG
Channel 1 horizontal data size configuration register
B0h
C1VCFG1
Channel 1 vertical data size configuration 0 register
B4h
C1VCFG1
Channel 1 vertical data size configuration 1 register
B8h
C1VCFG2
Channel 1 vertical data size configuration 2 register
BCh
C1VSIZE
Channel 1 vertical image size register
Channel 2
C0h
C2TLUMA
Channel 2 top field luminance address register
C4h
C2BLUMA
Channel 2 bottom field luminance address register
C8h
C2TCHROMA
Channel 2 top field chrominance address register
CCh
C2BCHROMA
Channel 2 bottom field chrominance address register
D0h
C2THANC
Channel 2 top field horizontal ancillary address register
D4h
C2BHANC
Channel 2 bottom field horizontal ancillary address register
D8h
C2TVANC
Channel 2 top field vertical ancillary address register
DCh
C2BVANC
Channel 2 bottom field vertical ancillary address register
E0h
Reserved
Reserved
E4h
C2IMGOFFSET
Channel 2 image data address offset register
E8h
C2HANCOFFSET
Channel 2 horizontal ancillary address offset register
ECh
C2HCFG
Channel 2 horizontal data size configuration register