Introduction
368
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
DDR2/mDDR Memory Controller
14.1 Introduction
14.1.1 Purpose of the Peripheral
The DDR2/mDDR memory controller is used to interface with JESD79D-2 standard compliant DDR2
SDRAM devices and JESD209 standard mobile DDR (mDDR) SDRAM devices. Memories types such as
DDR1 SDRAM, SDR SDRAM, SBSRAM, and asynchronous memories are not supported. The
DDR2/mDDR memory is the major memory location for program and data storage.
14.1.2 Features
The DDR2/mDDR memory controller supports the following features:
•
JESD79D-2 standard compliant DDR2 SDRAM
•
JESD209 standard compliant mobile DDR (mDDR)
•
Data bus width of 16 bits
•
CAS latencies:
–
DDR2: 2, 3, 4, and 5
–
mDDR: 2 and 3
•
Internal banks:
–
DDR2: 1, 2, 4, and 8
–
mDDR: 1, 2, and 4
•
Burst length: 8
•
Burst type: sequential
•
1 CS signal
•
Page sizes: 256, 512, 1024, and 2048
•
SDRAM auto-initialization
•
Self-refresh mode
•
Partial array self-refresh (for mDDR)
•
Power-down mode
•
Prioritized refresh
•
Programmable refresh rate and backlog counter
•
Programmable timing parameters
•
Little-endian mode