Registers
1135
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Multichannel Audio Serial Port (McASP)
Table 24-7. McASP Registers Accessed by CPU/EDMA Through
Peripheral Configuration Port (continued)
Offset
Acronym
Register Description
Section
100h
DITCSRA0
Left (even TDM time slot) channel status register (DIT mode) 0
104h
DITCSRA1
Left (even TDM time slot) channel status register (DIT mode) 1
108h
DITCSRA2
Left (even TDM time slot) channel status register (DIT mode) 2
10Ch
DITCSRA3
Left (even TDM time slot) channel status register (DIT mode) 3
110h
DITCSRA4
Left (even TDM time slot) channel status register (DIT mode) 4
114h
DITCSRA5
Left (even TDM time slot) channel status register (DIT mode) 5
118h
DITCSRB0
Right (odd TDM time slot) channel status register (DIT mode) 0
11Ch
DITCSRB1
Right (odd TDM time slot) channel status register (DIT mode) 1
120h
DITCSRB2
Right (odd TDM time slot) channel status register (DIT mode) 2
124h
DITCSRB3
Right (odd TDM time slot) channel status register (DIT mode) 3
128h
DITCSRB4
Right (odd TDM time slot) channel status register (DIT mode) 4
12Ch
DITCSRB5
Right (odd TDM time slot) channel status register (DIT mode) 5
130h
DITUDRA0
Left (even TDM time slot) channel user data register (DIT mode) 0
134h
DITUDRA1
Left (even TDM time slot) channel user data register (DIT mode) 1
138h
DITUDRA2
Left (even TDM time slot) channel user data register (DIT mode) 2
13Ch
DITUDRA3
Left (even TDM time slot) channel user data register (DIT mode) 3
140h
DITUDRA4
Left (even TDM time slot) channel user data register (DIT mode) 4
144h
DITUDRA5
Left (even TDM time slot) channel user data register (DIT mode) 5
148h
DITUDRB0
Right (odd TDM time slot) channel user data register (DIT mode) 0
14Ch
DITUDRB1
Right (odd TDM time slot) channel user data register (DIT mode) 1
150h
DITUDRB2
Right (odd TDM time slot) channel user data register (DIT mode) 2
154h
DITUDRB3
Right (odd TDM time slot) channel user data register (DIT mode) 3
158h
DITUDRB4
Right (odd TDM time slot) channel user data register (DIT mode) 4
15Ch
DITUDRB5
Right (odd TDM time slot) channel user data register (DIT mode) 5
180h
SRCTL0
Serializer control register 0
184h
SRCTL1
Serializer control register 1
188h
SRCTL2
Serializer control register 2
18Ch
SRCTL3
Serializer control register 3
190h
SRCTL4
Serializer control register 4
194h
SRCTL5
Serializer control register 5
198h
SRCTL6
Serializer control register 6
19Ch
SRCTL7
Serializer control register 7
1A0h
SRCTL8
Serializer control register 8
1A4h
SRCTL9
Serializer control register 9
1A8h
SRCTL10
Serializer control register 10
1ACh
SRCTL11
Serializer control register 11
1B0h
SRCTL12
Serializer control register 12
1B4h
SRCTL13
Serializer control register 13
1B8h
SRCTL14
Serializer control register 14
1BCh
SRCTL15
Serializer control register 15