![Texas Instruments AM1808 Technical Reference Manual Download Page 1386](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581386.webp)
Registers
1386
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Serial ATA (SATA) Controller
28.4.14 Global Parameter 1 Register (GPARAM1R)
The global parameter 1 register (GPARAM1R) is a read-only register that contains encoded information
about the configuration of the embedded Synopsis AHCI SATA Core. The GPARAM1R is shown in
and described in
.
Figure 28-14. Global Parameter 1 Register (GPARAM1R)
31
30
29
28
27
26
24
ALIGN_M
RX_BUFFER
PHY_DATA
PHY_RST
PHY_CTRL
R-1
R-1
R-0
R-0
R-20h
23
21
20
15
PHY_CTRL
PHY_STAT
R-20h
R-2h
14
13
12
11
10
9
8
LATCH_M
BIST_M
PHY_TYPE
Reserved
RETURN_ERR
AHB_ENDIAN
R-0
R-0
R-0
R-0
R-1
R-2h
7
6
5
3
2
0
S_HADDR
M_HADDR
S_HDATA
M_HDATA
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 28-18. Global Parameter 1 Register (GPARAM1R) Field Descriptions
Bit
Field
Value
Description
31
ALIGN_M
1
Rx Data Alignment. Data is always aligned.
30
RX_BUFFER
1
Rx Data Buffer. Core includes an Rx Data Buffer.
29-28
PHY_DATA
0
PHY Data Width. Indicates width = 0 (8-bits).
27
PHY_RST
0
PHY Reset Mode. Indicates that the phy reset output is active-low.
26-21
PHY_CTRL
20h
PHY Control Width. Indicates that there are 32-bits of phy control.
20-15
PHY_STAT
2h
PHY Status Width. Indicates that there are 32-bits of phy status.
14
LATCH_M
0
Latch Mode. Indicates that the subsystem does not include latches.
13
BIST_M
0
BIST Loopback Checking Depth. Checks errors per FIS.
12
PHY_TYPE
0
PHY Interface Type. Indicates a non-Synopsis phy.
11
Reserved
0
Reserved.
10
RETURN_ERR
1
AHB Error Response. Indicates AHB Errors are returned.
9-8
AHB_ENDIAN
2h
Bus Endianness. Indicates that endianness may be configured by input pin.
7
S_HADDR
0
Slave address bus width. Indicates 32-bit wide address bus.
6
M_HADDR
0
Master address bus width. Indicates 32-bit wide address bus.
5-3
S_HDATA
0
Slave Data Bus Width. Indicates 32-bit data bus.
2-0
M_HDATA
0
Master Data Bus Width. Indicates 32-bit data bus.