Architecture
1781
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
BT.1120 Mode
The BT.1120 format is necessary to support HDTV input and output for the VPIF. The BT.1120 mode
requires an input clock source of 74.25 MHZ. Two VPIF channels are necessary to receive (encode) an
input image and to display (local decode) the output image. The functional image and clock control is
shown in
. In this case, VPIF channels 0 and 1 are used for input and VPIF channels 2 and 3
are used for output.
Parameter Configuration for BT.1120 Mode (1125/60/2:1 and 1250/50/2:1 system)
The configuration for each register in BT.1120 mode (1125/60/2:1 and 1250/50/2:1 system) is shown in
Register Configuration on BT.1120 (1125/60/2:1 and 1250/50/2:1 System) Input/Output
(Unit Size = Byte in unsigned)
Parameter
Register
Bit Name
NTSC
PAL
EAV2SAV
C
n
HCFG
EAV2SAV
272
376
SAV2EAV
C
n
HCFG
SAV2EAV
1920
1920
Vertical frame size
C
n
VSIZE
VSIZE
1125
1250
L1
C
n
VCFG0
L1
1
1
L3
C
n
VCFG0
L3
41
45
L5
C
n
VCFG1
L5
558
621
L7
C
n
VCFG1
L7
564
626
L9
C
n
VCFG2
L9
603
670
L11
C
n
VCFG2
L11
1121
1246
Parameter Configuration for BT.1120 Mode (1080-30p system)
The configuration for each register in BT.1120 mode (1080-30p system) is shown in
Configuration on BT.1120 (1080-30p System) Input/Output
(Unit Size = Byte in unsigned)
Register Configuration on BT.1120 (1080-30p System) Input/Output
(Unit Size = Byte in unsigned)
Parameter
Register
Bit Name
Value
EAV2SAV
C
n
HCFG
EAV2SAV
272
SAV2EAV
C
n
HCFG
SAV2EAV
1920
Vertical frame size
C
n
VSIZE
VSIZE
1125
L1
C
n
VCFG0
L1
1
L3
C
n
VCFG0
L3
42
L5
C
n
VCFG1
L5
1122