Registers
1562
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Parallel Port (uPP)
32.3.6 uPP Interface Idle Value Register (UPIVR)
The uPP interface idle value register (UPIVR) controls the value that each interface channel transmits
while idle. Note that this only applies when the associated channel is configured in transmit mode and also
depends on the value of the TRISA and TRISB bits in the uPP interface configuration register (UPICR).
The UPIVR is shown in
and described in
.
Figure 32-21. uPP Interface Idle Value Register (UPIVR)
31
16
VALB
R/W-0
15
0
VALA
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 32-16. uPP Interface Idle Value Register (UPIVR) Field Descriptions
Bit
Field
Value
Description
31-16
VALB
0-FFFFh
Channel B idle value. Sets idle value for interface Channel B. This value is output on the Channel
B data pins when the channel is idle, configured in transmit mode, and the TRISB bit in the uPP
interface configuration register (UPICR) is cleared to 0.
15-0
VALA
0-FFFFh
Channel A idle value. Sets idle value for interface Channel A. This value is output on the Channel
A data pins when the channel is idle, configured in transmit mode, and the TRISA bit in the uPP
interface configuration register (UPICR) is cleared to 0.