
Registers
1802
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
35.3.17 Channel n Top Field Horizontal Ancillary Address Register (CnTHANC)
The Channel
n
Top Field Horizontal Ancillary Address Register (C
n
THANC) is shown in
and
described in
Figure 35-34. Channel n Top Field Horizontal Ancillary Address Register (CnTHANC)
31
0
C
n
THANC
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 35-22. Channel n Top Field Horizontal Ancillary Address Register (CnTHANC)
Field Descriptions
Bit
Field
Value
Description
31-0
C
n
THANC
0-FFFF FFFFh
Memory address of the top field horizontal ancillary buffer.
The register value points to the beginning of the buffer, and the address must be a multiple of 8
(C
n
THANC[2:0] = 0).
35.3.18 Channel n Bottom Field Horizontal Ancillary Address Register (CnBHANC)
The Channel
n
Bottom Field Horizontal Ancillary Address Register (C
n
BHANC) is shown in
and described in
NOTE:
C
n
BHANC registers are not used in progressive video mode.
Figure 35-35. Channel n Bottom Field Horizontal Ancillary Address Register (CnBHANC)
31
0
C
n
BHANC
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 35-23. Channel n Bottom Field Horizontal Ancillary Address Register (CnBHANC)
Field Descriptions
Bit
Field
Value
Description
31-0
C
n
BHANC
0-FFFF FFFFh
Memory address of the bottom field horizontal ancillary buffer.
The register value points to the beginning of the buffer, and the address must be a multiple of 8
(C
n
BHANC[2:0] = 0).