![Texas Instruments AM1808 Technical Reference Manual Download Page 1384](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581384.webp)
Registers
1384
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Serial ATA (SATA) Controller
28.4.10 BIST FIS Count Register (BISTFCTR)
The BIST FIS count register (BISTFCTR) contains the received BIST FIS count in the loopback initiator
far-end retimed, far-end analog and near-end analog modes. It is updated each time a new BIST FIS is
received. It is reset by Global reset, Port reset (COMRESET) or by setting the BISTCR.CNTCLR bit. This
register does not roll over and freezes when the FFFF FFFFh value is reached. It takes approximately 65
hours of continuous BIST operation to reach this value. The BISTFCTR is shown in
and
described in
Figure 28-10. BIST FIS Count Register (BISTFCTR)
31
0
BISTFCTR
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 28-14. BIST FIS Count Register (BISTFCTR) Field Description
Bit
Field
Value
Description
31-0
BISTFCTR
0-FFFF FFFFh
Received BIST FIS Count.
28.4.11 BIST Status Register (BISTSR)
The BIST status register (BISTSR) contains errors detected in the received BIST FIS in the loopback
initiator far-end retimed, far-end analog and near-end analog modes. It is updated each time a new BIST
FIS is received. It is reset by Global reset, Port reset (COMRESET) or by setting the BISTCR.CNTCLR bit.
The BISTSR is shown in
and described in
Figure 28-11. BIST Status Register (BISTSR)
31
24
23
16
Reserved
BRSTERR
R-0
R-0
15
0
FRAMERR
W-0
LEGEND: R = Read only; W = Write only; -
n
= value after reset
Table 28-15. BIST Status Register (BISTSR) Field Description
Bit
Field
Value
Description
31-24
Reserved
0
Reserved.
23-16
BRSTERR
0-FFh
Burst Error. This bit field contains the burst error count. It is accumulated each time a burst error
condition is detected: DWORD error is detected in the received frame and 1.5 seconds (27,000
frames) passed since the previous burst error was detected. The BRSTERR value does not roll
over and freezes at FFh. This bit field is updated if BIST_MODE = DWORD.
15-0
FRAMERR
0-FFFFh
Frame Error. This bit field contains the frame error count. It is accumulated (new value is added to
the old value) each time a new BIST frame with a CRC error is received. The FRAMERR value
does not roll over and freezes at FFFFh.