![Texas Instruments AM1808 Technical Reference Manual Download Page 661](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558661.webp)
Registers
661
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Enhanced Direct Memory Access (EDMA3) Controller
17.4.2.2.7 Error Evaluate Register (EEVAL)
The EDMA3CC error interrupt is asserted whenever an error bit is set in any of the error registers (EMR,
QEMR, and CCERR). For subsequent error bits that get set, the EDMA3CC error interrupt is reasserted
only when transitioning from an “all the error bits cleared” to “at least one error bit is set”. Alternatively, a
CPU write of 1 to the EVAL bit in the error evaluate register (EEVAL) results in reasserting the EDMA3CC
error interrupt, if there are any outstanding error bits set due to subsequent error conditions. Writes of 0
have no effect.
The EEVAL is shown in
and described in
Figure 17-54. Error Evaluate Register (EEVAL)
31
16
Reserved
R-0
15
2
1
0
Reserved
Rsvd
EVAL
R-0
R/W-0
W-0
LEGEND: R/W = Read/Write; R = Read only; W = Write only; -
n
= value after reset
Table 17-36. Error Evaluate Register (EEVAL) Field Descriptions
Bit
Field
Value
Description
31-2
Reserved
0
Reserved
1
Reserved
0
Reserved. Always write 0 to this bit; writes of 1 to this bit are not supported and attempts to do so may
result in undefined behavior.
0
EVAL
Error interrupt evaluate.
0
No effect.
1
EDMA3CC error interrupt will be pulsed if any errors have not been cleared in any of the error registers
(EMR, QEMR, or CCERR).