SYSCFG Registers
231
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
10.5.10.6 Pin Multiplexing Control 5 Register (PINMUX5)
Figure 10-23. Pin Multiplexing Control 5 Register (PINMUX5)
31
28
27
24
23
20
19
16
PINMUX5_31_28
PINMUX5_27_24
PINMUX5_23_20
PINMUX5_19_16
R/W-0
R/W-0
R/W-0
R/W-0
15
12
11
8
7
4
3
0
PINMUX5_15_12
PINMUX5_11_8
PINMUX5_7_4
PINMUX5_3_0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
(1)
I = Input, O = Output, I/O = Bidirectional, X = Undefined, Z = High-impedance state
Table 10-27. Pin Multiplexing Control 5 Register (PINMUX5) Field Descriptions
Bit
Field
Value
Description
Type
(1)
31-28
PINMUX5_31_28
EMA_BA[0]/GP2[8] Control
0
Pin is 3-stated.
Z
1h
Selects Function EMA_BA[0]
O
2h-7h
Reserved
X
8h
Selects Function GP2[8]
I/O
9h-Fh
Reserved
X
27-24
PINMUX5_27_24
EMA_BA[1]/GP2[9] Control
0
Pin is 3-stated.
Z
1h
Selects Function EMA_BA[1]
O
2h-7h
Reserved
X
8h
Selects Function GP2[9]
I/O
9h-Fh
Reserved
X
23-20
PINMUX5_23_20
SPI1_SIMO/GP2[10] Control
0
Pin is 3-stated.
Z
1h
Selects Function SPI1_SIMO
I/O
2h-7h
Reserved
X
8h
Selects Function GP2[10]
I/O
9h-Fh
Reserved
X
19-16
PINMUX5_19_16
SPI1_SOMI/GP2[11] Control
0
Pin is 3-stated.
Z
1h
Selects Function SPI1_SOMI
I/O
2h-7h
Reserved
X
8h
Selects Function GP2[11]
I/O
9h-Fh
Reserved
X
15-12
PINMUX5_15_12
SPI1_ENA/GP2[12] Control
0
Pin is 3-stated.
Z
1h
Selects Function SPI1_ENA
I/O
2h-7h
Reserved
X
8h
Selects Function GP2[12]
I/O
9h-Fh
Reserved
X