AINTC Registers
306
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
ARM Interrupt Controller (AINTC)
11.4.29 System Interrupt Enable Clear Register 2 (ECR2)
The system interrupt enable clear register 2 (ECR2) disables system interrupts 32 to 63 to map to
channels. System interrupts that are not enabled do not interrupt the host. There is one bit per system
interrupt. The ECR2 is shown in
and described in
.
Figure 11-31. System Interrupt Enable Clear Register 2 (ECR2)
31
0
DISABLE[
n
]
W-0
LEGEND: W = Write only; -
n
= value after reset
Table 11-31. System Interrupt Enable Clear Register 2 (ECR2) Field Descriptions
Bit
Field
Value
Description
31-0
DISABLE[
n
]
System interrupt 32 to 63 disable. Read returns the enable value (0 = disabled, 1 = enabled).
0
Writing a 0 has no effect.
1
Write a 1 in bit position [
n
] to clear the enable for system interrupt
n
+ 32.
11.4.30 System Interrupt Enable Clear Register 3 (ECR3)
The system interrupt enable clear register 3 (ECR3) disables system interrupts 64 to 95 to map to
channels. System interrupts that are not enabled do not interrupt the host. There is one bit per system
interrupt. The ECR3 is shown in
and described in
.
Figure 11-32. System Interrupt Enable Clear Register 3 (ECR3)
31
0
DISABLE[
n
]
W-0
LEGEND: W = Write only; -
n
= value after reset
Table 11-32. System Interrupt Enable Clear Register 3 (ECR3) Field Descriptions
Bit
Field
Value
Description
27-0
DISABLE[
n
]
System interrupt 64 to 95 disable. Read returns the enable value (0 = disabled, 1 = enabled).
0
Writing a 0 has no effect.
1
Write a 1 in bit position [
n
] to clear the enable for system interrupt
n
+ 64.