43
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
24-40. Pin Data Set Register (PDSET)
.......................................................................................
24-41. Pin Data Clear Register (PDCLR)
.....................................................................................
24-42. Global Control Register (GBLCTL)
....................................................................................
24-43. Audio Mute Control Register (AMUTE)
...............................................................................
24-44. Digital Loopback Control Register (DLBCTL)
.......................................................................
24-45. Digital Mode Control Register (DITCTL)
.............................................................................
24-46. Receiver Global Control Register (RGBLCTL)
......................................................................
24-47. Receive Format Unit Bit Mask Register (RMASK)
..................................................................
24-48. Receive Bit Stream Format Register (RFMT)
.......................................................................
24-49. Receive Frame Sync Control Register (AFSRCTL)
................................................................
24-50. Receive Clock Control Register (ACLKRCTL)
......................................................................
24-51. Receive High-Frequency Clock Control Register (AHCLKRCTL)
................................................
24-52. Receive TDM Time Slot Register (RTDM)
...........................................................................
24-53. Receiver Interrupt Control Register (RINTCTL)
.....................................................................
24-54. Receiver Status Register (RSTAT)
...................................................................................
24-55. Current Receive TDM Time Slot Registers (RSLOT)
..............................................................
24-56. Receive Clock Check Control Register (RCLKCHK)
...............................................................
24-57. Receiver DMA Event Control Register (REVTCTL)
................................................................
24-58. Transmitter Global Control Register (XGBLCTL)
...................................................................
24-59. Transmit Format Unit Bit Mask Register (XMASK)
.................................................................
24-60. Transmit Bit Stream Format Register (XFMT)
.......................................................................
24-61. Transmit Frame Sync Control Register (AFSXCTL)
................................................................
24-62. Transmit Clock Control Register (ACLKXCTL)
......................................................................
24-63. Transmit High-Frequency Clock Control Register (AHCLKXCTL)
................................................
24-64. Transmit TDM Time Slot Register (XTDM)
..........................................................................
24-65. Transmitter Interrupt Control Register (XINTCTL)
..................................................................
24-66. Transmitter Status Register (XSTAT)
.................................................................................
24-67. Current Transmit TDM Time Slot Register (XSLOT)
...............................................................
24-68. Transmit Clock Check Control Register (XCLKCHK)
...............................................................
24-69. Transmitter DMA Event Control Register (XEVTCTL)
..............................................................
24-70. Serializer Control Registers (SRCTL
n
)
...............................................................................
24-71. DIT Left Channel Status Registers (DITCSRA0-DITCSRA5)
.....................................................
24-72. DIT Right Channel Status Registers (DITCSRB0-DITCSRB5)
....................................................
24-73. DIT Left Channel User Data Registers (DITUDRA0-DITUDRA5)
.................................................
24-74. DIT Right Channel User Data Registers (DITUDRB0-DITUDRB5)
...............................................
24-75. Transmit Buffer Registers (XBUF
n
)
...................................................................................
24-76. Receive Buffer Registers (RBUF
n
)
...................................................................................
24-77. AFIFO Revision Identification Register (AFIFOREV)
...............................................................
24-78. Write FIFO Control Register (WFIFOCTL)
...........................................................................
24-79. Write FIFO Status Register (WFIFOSTS)
............................................................................
24-80. Read FIFO Control Register (RFIFOCTL)
...........................................................................
24-81. Read FIFO Status Register (RFIFOSTS)
............................................................................
25-1.
McBSP Block Diagram
.................................................................................................
25-2.
Clock and Frame Generation
..........................................................................................
25-3.
Transmit Data Clocking
.................................................................................................
25-4.
Receive Data Clocking
.................................................................................................
25-5.
Sample Rate Generator Block Diagram
..............................................................................
25-6.
CLKG Synchronization and FSG Generation When GSYNC = 1 and CLKGDV = 1
...........................
25-7.
CLKG Synchronization and FSG Generation When GSYNC = 1 and CLKGDV = 3
...........................