Registers
361
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Programmable Real-Time Unit Subsystem (PRUSS)
Table 13-68. STATESETINT0 Register
31
0
RAW_STATUS
W/S-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 13-69. STATESETINT0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
RAW_STATU
S
W/S
0
System interrupt raw status and setting of the system interrupts 0 to 31.
Reads return the raw status. Write a 1 in a bit position to set the status of the
system interrupt. Writing a 0 has no effect.
13.8.2.13 STATESETINT1 Register (Offset = 204h)
The System Interrupt Status Raw/Set Registers show the pending enabled status of the system interrupts.
Software can write to the Status Set Registers to manually set a system interrupt. There is one bit per
system interrupt.
Table 13-70. STATESETINT1 Register
31
0
RAW_STATUS
W/S-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 13-71. STATESETINT1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
RAW_STATU
S
W/S
0
System interrupt raw status and setting of the system interrupts 32 to 63.
Reads return the raw status. Write a 1 in a bit position to set the status of the
system interrupt. Writing a 0 has no effect.
13.8.2.14 STATCLRINT0 Register (Offset = 280h)
The System Interrupt Status Enabled/Clear Registers show the pending enabled status of the system
interrupts. Software can write to the Status Clear Registers to clear a system interrupt after it has been
serviced. If a system interrupt status is not cleared then another host interrupt may not be triggered or
another host interrupt may be triggered incorrectly. There is one bit per system interrupt.
Table 13-72. STATCLRINT0 Register
31
0
ENABLE_STATUS
W/C-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 13-73. STATCLRINT0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
ENABLED_S
TATUS
W/C
0
System interrupt enabled status and clearing of the system interrupts 0 to 31.
Reads return the enabled status (before enabling with the Enable Registers).
Write a 1 in a bit position to clear the status of the system interrupt. Writing a
0 has no effect.