48
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
30-7.
Dual 32-Bit Timers Unchained Mode Example
......................................................................
30-8.
32-Bit Timer Counter Overflow Example
.............................................................................
30-9.
Watchdog Timer Mode Block Diagram
...............................................................................
30-10. Watchdog Timer Operation State Diagram
..........................................................................
30-11. Timer Operation in Pulse Mode (CP
n
= 0)
...........................................................................
30-12. Timer Operation in Clock Mode (CP
n
= 1)
...........................................................................
30-13. Revision ID Register (REVID)
.........................................................................................
30-14. Emulation Management Register (EMUMGT)
.......................................................................
30-15. GPIO Interrupt Control and Enable Register (GPINTGPEN)
......................................................
30-16. GPIO Data and Direction Register (GPDATGPDIR)
...............................................................
30-17. Timer Counter Register 12 (TIM12)
...................................................................................
30-18. Timer Counter Register 34 (TIM34)
...................................................................................
30-19. Timer Period Register 12 (PRD12)
...................................................................................
30-20. Timer Period Register 34 (PRD34)
...................................................................................
30-21. Timer Control Register (TCR)
.........................................................................................
30-22. Timer Global Control Register (TGCR)
...............................................................................
30-23. Watchdog Timer Control Register (WDTCR)
........................................................................
30-24. Timer Reload Register 12 (REL12)
...................................................................................
30-25. Timer Reload Register 34 (REL34)
...................................................................................
30-26. Timer Capture Register 12 (CAP12)
..................................................................................
30-27. Timer Capture Register 34 (CAP34)
..................................................................................
30-28. Timer Interrupt Control and Status Register (INTCTLSTAT)
......................................................
30-29. Timer Compare Register (CMP
n
)
.....................................................................................
31-1.
UART Block Diagram
...................................................................................................
31-2.
UART Clock Generation Diagram
.....................................................................................
31-3.
Relationships Between Data Bit, BCLK, and UART Input Clock
..................................................
31-4.
UART Protocol Formats
................................................................................................
31-5.
UART Interface Using Autoflow Diagram
............................................................................
31-6.
Autoflow Functional Timing Waveforms for UARTn_RTS
........................................................
31-7.
Autoflow Functional Timing Waveforms for UARTn_CTS
........................................................
31-8.
UART Interrupt Request Enable Paths
...............................................................................
31-9.
Receiver Buffer Register (RBR)
.......................................................................................
31-10. Transmitter Holding Register (THR)
..................................................................................
31-11. Interrupt Enable Register (IER)
........................................................................................
31-12. Interrupt Identification Register (IIR)
..................................................................................
31-13. FIFO Control Register (FCR)
..........................................................................................
31-14. Line Control Register (LCR)
...........................................................................................
31-15. Modem Control Register (MCR)
.......................................................................................
31-16. Line Status Register (LSR)
.............................................................................................
31-17. Modem Status Register (MSR)
........................................................................................
31-18. Scratch Pad Register (SCR)
...........................................................................................
31-19. Divisor LSB Latch (DLL)
................................................................................................
31-20. Divisor MSB Latch (DLH)
..............................................................................................
31-21. Revision Identification Register 1 (REVID1)
.........................................................................
31-22. Revision Identification Register 2 (REVID2)
.........................................................................
31-23. Power and Emulation Management Register (PWREMU_MGMT)
...............................................
31-24. Mode Definition Register (MDR)
......................................................................................
32-1.
uPP Functional Block Diagram
........................................................................................
32-2.
Data Flow for Single-Channel Receive Mode
.......................................................................