![Texas Instruments AM1808 Technical Reference Manual Download Page 1490](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581490.webp)
Registers
1490
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
64-Bit Timer Plus
30.2.4 GPIO Data and Direction Register (GPDATGPDIR)
The GPIO data and direction register (GPDATGPDIR) is shown in
and described in
.
Figure 30-16. GPIO Data and Direction Register (GPDATGPDIR)
31
18
17
16
Reserved
GPDIRO12
GPDIRI12
R/W-0
R/W-0
R/W-0
15
2
1
0
Reserved
GPDATO12
GPDATI12
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 30-12. GPIO Data and Direction Register (GPDATGPDIR) Field Descriptions
Bit
Field
Value
Description
31-18
Reserved
0
Reserved
17
GPDIRO12
Select direction of TM64P_OUT12 in GPIO mode.
0
TM64P_OUT12 functions as an input pin in GPIO mode.
1
TM64P_OUT12 functions as an output pin in GPIO mode (TM64P_OUT12 cannot capture GPIO
interrupt events when configured as output).
16
GPDIRI12
Select direction of TM64P_IN12 in GPIO mode.
0
TM64P_IN12 functions as an input pin in GPIO mode.
1
TM64P_IN12 functions as an output pin in GPIO mode (TM64P_IN12 cannot capture GPIO interrupt
events when configured as output).
15-2
Reserved
0
Reserved
1
GPDATO12
Data on TM64P_OUT12 in GPIO mode. Only valid when GPENO12 = 1.
When GPDIRO12 = 0 (input):
0
TM64P_OUT12 is detected logic low.
1
TM64P_OUT12 is detected logic high.
When GPDIRO12 = 1 (output):
0
TM64P_OUT12 is driven logic low.
1
TM64P_OUT12 is driven logic high.
0
GPDATI12
Data on TM64P_IN12 in GPIO mode. Only valid when GPENI12 = 1.
When GPDIRI12 = 0 (input):
0
TM64P_IN12 is detected logic low.
1
TM64P_IN12 is detected logic high.
When GPDIRI12 = 1 (output):
0
TM64P_IN12 is driven logic low.
1
TM64P_IN12 is driven logic high.