Registers
1500
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
64-Bit Timer Plus
Table 30-24. Timer Interrupt Control and Status Register (INTCTLSTAT) Field Descriptions (continued)
Bit
Field
Value
Description
0
PRDINTEN12
Enable interrupt generation when timer is enabled in 64-bit/32-bit chained/unchained/watchdog
modes.
0
Disable interrupt
1
Enable interrupt
Timer Compare Registers (CMP0-CMP7)
The timer compare register (CMP
n
) is shown in
and described in
.
Figure 30-29. Timer Compare Register (CMPn)
31
0
CMP
n
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 30-25. Timer Compare Register (CMPn) Field Descriptions
Bit
Field
Value
Description
31-0
CMP
n
0-FFFF FFFFh
Timer compare register. When PLUSEN = 1 in the timer global control register (TGCR) and the
timer is configured in 32-bit unchained mode, TIM12 is compared to all 8 compare registers (CMP0-
CMP7). When CMP
n
matches TIM12, a timer CMP
n
interrupt and DMA event are generated. A
CMP
n
match will not affect the TIM12 count or behavior.