BCLK
Each bit lasts 16 BCLK cycles.
When receiving, the UART samples the bit in the 8th cycle.
D0
UARTn_TXD,
UARTn_RXD
D1
D2
PARITY
D7
D6
D5
STOP2
STOP1
D1
D4
D2
D3
START
D0
UARTn_TXD,
UARTn_RXD
UART input clock
n UART input clock cycles, where n = divisor in DLH:DLL
n
BCLK
Peripheral Architecture
1505
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Asynchronous Receiver/Transmitter (UART)
Figure 31-3. Relationships Between Data Bit, BCLK, and UART Input Clock
Table 31-1. Baud Rate Examples for 150-MHZ UART Input Clock and 16× Over-sampling Mode
Baud Rate
Divisor Value
Actual Baud Rate
Error (%)
2400
3906
2400.154
0.01
4800
1953
4800.372
0.01
9600
977
9595.701
-0.04
19200
488
19211.066
0.06
38400
244
38422.131
0.06
56000
167
56137.725
0.25
128000
73
129807.7
0.33
3000000
3
3125000
4.00
Table 31-2. Baud Rate Examples for 150-MHZ UART Input Clock and 13× Over-sampling Mode
Baud Rate
Divisor Value
Actual Baud Rate
Error (%)
2400
4808
2399
-0.01
4800
2404
4799.646
-0.01
9600
1202
9599.386
-0.01
19200
601
19198.771
-0.01
38400
300
38461.538
0.16
56000
206
56011.949
0.02
128000
90
128205.128
0.16
3000000
4
2884615.385
-4.00