![Texas Instruments AM1808 Technical Reference Manual Download Page 5](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558005.webp)
5
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
9.6
ARM Sleep Mode Management
........................................................................................
9.6.1
ARM Wait-For-Interrupt Sleep Mode
..........................................................................
9.6.2
ARM Clock OFF
..................................................................................................
9.6.3
ARM Subsystem Clock ON
.....................................................................................
9.7
RTC-Only Mode
...........................................................................................................
9.8
Dynamic Voltage and Frequency Scaling (DVFS)
...................................................................
9.8.1
Frequency Scaling Considerations
............................................................................
9.8.2
Voltage Scaling Considerations
................................................................................
9.9
Deep Sleep Mode
.........................................................................................................
9.9.1
Entering/Exiting Deep Sleep Mode Using Externally Controlled Wake-Up
..............................
9.9.2
Entering/Exiting Deep Sleep Mode Using RTC Controlled Wake-Up
.....................................
9.9.3
Deep Sleep Sequence
..........................................................................................
9.9.4
Entering/Exiting Deep Sleep Mode Using Software Handshaking
........................................
9.10
Additional Peripheral Power Management Considerations
..........................................................
9.10.1
USB PHY Power Down Control
..............................................................................
9.10.2
DDR2/mDDR Memory Controller Clock Gating and Self-Refresh Mode
................................
9.10.3
SATA PHY Power Down
.......................................................................................
9.10.4
LVCMOS I/O Buffer Receiver Disable
.......................................................................
9.10.5
Pull-Up/Pull-Down Disable
.....................................................................................
10
System Configuration (SYSCFG) Module
.............................................................................
10.1
Introduction
................................................................................................................
10.2
Protection
..................................................................................................................
10.2.1
Privilege Mode Protection
.....................................................................................
10.2.2
Kicker Mechanism Protection
.................................................................................
10.3
Master Priority Control
...................................................................................................
10.4
Interrupt Support
..........................................................................................................
10.4.1
Interrupt Events and Requests
................................................................................
10.4.2
Interrupt Multiplexing
...........................................................................................
10.5
SYSCFG Registers
.......................................................................................................
10.5.1
Revision Identification Register (REVID)
....................................................................
10.5.2
Device Identification Register 0 (DEVIDR0)
.................................................................
10.5.3
Boot Configuration Register (BOOTCFG)
...................................................................
10.5.4
Chip Revision Identification Register (CHIPREVIDR)
.....................................................
10.5.5
Kick Registers (KICK0R-KICK1R)
............................................................................
10.5.6
Host 0 Configuration Register (HOST0CFG)
...............................................................
10.5.7
Interrupt Registers
..............................................................................................
10.5.8
Fault Registers
..................................................................................................
10.5.9
Master Priority Registers (MSTPRI0-MSTPRI2)
............................................................
10.5.10
Pin Multiplexing Control Registers (PINMUX0-PINMUX19)
.............................................
10.5.11
Suspend Source Register (SUSPSRC)
....................................................................
10.5.12
Chip Signal Register (CHIPSIG)
............................................................................
10.5.13
Chip Signal Clear Register (CHIPSIG_CLR)
..............................................................
10.5.14
Chip Configuration 0 Register (CFGCHIP0)
...............................................................
10.5.15
Chip Configuration 1 Register (CFGCHIP1)
...............................................................
10.5.16
Chip Configuration 2 Register (CFGCHIP2)
...............................................................
10.5.17
Chip Configuration 3 Register (CFGCHIP3)
...............................................................
10.5.18
Chip Configuration 4 Register (CFGCHIP4)
...............................................................
10.5.19
VTP I/O Control Register (VTPIO_CTL)
...................................................................
10.5.20
DDR Slew Register (DDR_SLEW)
..........................................................................
10.5.21
Deep Sleep Register (DEEPSLEEP)
.......................................................................
10.5.22
Pullup/Pulldown Enable Register (PUPD_ENA)
..........................................................
10.5.23
Pullup/Pulldown Select Register (PUPD_SEL)
............................................................
10.5.24
RXACTIVE Control Register (RXACTIVE)
.................................................................