Registers
657
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Enhanced Direct Memory Access (EDMA3) Controller
17.4.2.2.3 QDMA Event Missed Register (QEMR)
For a particular QDMA channel, if two QDMA events are detected without the first event getting
cleared/serviced, the bit corresponding to that channel is set/asserted in the QDMA event missed register
(QEMR). The QEMR bits for a channel are also set if a QDMA event on the channel encounters a NULL
entry (or a NULL TR is serviced). If any QEMR bit is set (and all errors, including bits in other error
registers (EMR or CCERR) were previously cleared), the EDMA3CC generates an error interrupt. See
for details on EDMA3CC error interrupt generation.
The QEMR is shown in
and described in
Figure 17-50. QDMA Event Missed Register (QEMR)
31
16
Reserved
R-0
15
8
7
6
5
4
3
2
1
0
Reserved
E7
E6
E5
E4
E3
E2
E1
E0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 17-32. QDMA Event Missed Register (QEMR) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reserved
7-0
E
n
Channel 0-7 QDMA event missed. E
n
is cleared by writing a 1 to the corresponding bit in the QDMA
event missed clear register (QEMCR).
0
No missed event.
1
Missed event occurred.