![Texas Instruments AM1808 Technical Reference Manual Download Page 47](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558047.webp)
47
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
28-33. Port DMA Control Register (P0DMACR)
.............................................................................
28-34. Port PHY Control Register (P0PHYCR)
..............................................................................
28-35. Port PHY Status Register (P0PHYSR)
...............................................................................
29-1.
SPI Block Diagram
......................................................................................................
29-2.
SPI 3-Pin Option
.........................................................................................................
29-3.
SPI 4-Pin Option with SPIx_SCS[n]
..................................................................................
29-4.
SPI 4-Pin Option with SPIx_ENA
.....................................................................................
29-5.
SPI 5-Pin Option with SPIx_ENA and SPIx_SCS[n]
...............................................................
29-6.
Format for Transmitting 12-Bit Word
..................................................................................
29-7.
Format for 10-Bit Received Word
.....................................................................................
29-8.
Clock Mode with POLARITY = 0 and PHASE = 0
..................................................................
29-9.
Clock Mode with POLARITY = 0 and PHASE = 1
..................................................................
29-10. Clock Mode with POLARITY = 1 and PHASE = 0
..................................................................
29-11. Clock Mode with POLARITY = 1 and PHASE = 1
..................................................................
29-12. Five Bits per Character (5-Pin Option)
...............................................................................
29-13. SPI 3-Pin Master Mode with WDELAY
...............................................................................
29-14. SPI 4-Pin with SPIx_SCS[n] Mode with T2CDELAY, WDELAY, and C2TDELAY
.............................
29-15. SPI 4-Pin with SPIx_ENA Mode Demonstrating T2EDELAY and WDELAY
....................................
29-16. SPI 5-Pin Mode Demonstrating T2CDELAY, T2EDELAY, and WDELAY
.......................................
29-17. SPI 5-Pin Mode Demonstrating C2TDELAY and C2EDELAY
....................................................
29-18. SPI Global Control Register 0 (SPIGCR0)
...........................................................................
29-19. SPI Global Control Register 1 (SPIGCR1)
...........................................................................
29-20. SPI Interrupt Register (SPIINT0)
......................................................................................
29-21. SPI Interrupt Level Register (SPILVL)
................................................................................
29-22. SPI Flag Register (SPIFLG)
...........................................................................................
29-23. SPI Pin Control Register 0 (SPIPC0)
.................................................................................
29-24. SPI Pin Control Register 1 (SPIPC1)
.................................................................................
29-25. SPI Pin Control Register 2 (SPIPC2)
.................................................................................
29-26. SPI Pin Control Register 3 (SPIPC3)
.................................................................................
29-27. SPI Pin Control Register 4 (SPIPC4)
.................................................................................
29-28. SPI Pin Control Register 5 (SPIPC5)
.................................................................................
29-29. SPI Data Register 0 (SPIDAT0)
.......................................................................................
29-30. SPI Data Register 1 (SPIDAT1)
.......................................................................................
29-31. SPI Buffer Register (SPIBUF)
.........................................................................................
29-32. SPI Emulation Register (SPIEMU)
....................................................................................
29-33. SPI Delay Register (SPIDELAY)
......................................................................................
29-34. Example: t
C2TDELAY
= 8 SPI Module Clock Cycles
....................................................................
29-35. Example: t
T2CDELAY
= 4 SPI Module Clock Cycles
....................................................................
29-36. Transmit-Data-Finished-to-SPIx_ENA-Inactive-Timeout
...........................................................
29-37. Chip-Select-Active-to-SPIx_ENA-Signal-Active-Timeout
...........................................................
29-38. SPI Default Chip Select Register (SPIDEF)
.........................................................................
29-39. SPI Data Format Register (SPIFMT
n
)
................................................................................
29-40. SPI Interrupt Vector Register 1 (INTVEC1)
..........................................................................
30-1.
Timer Block Diagram
...................................................................................................
30-2.
Timer Clock Source Block Diagram
...................................................................................
30-3.
64-Bit Timer Mode Block Diagram
....................................................................................
30-4.
Dual 32-Bit Timers Chained Mode Block Diagram
.................................................................
30-5.
Dual 32-Bit Timers Chained Mode Example
.........................................................................
30-6.
Dual 32-Bit Timers Unchained Mode Block Diagram
...............................................................