![Texas Instruments AM1808 Technical Reference Manual Download Page 1453](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581453.webp)
Registers
1453
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Serial Peripheral Interface (SPI)
29.3.10 SPI Pin Control Register 4 (SPIPC4)
The SPI pin control register 4 (SPIPC4) is shown in
and described in
(1)
Not all devices support multiple slave chip select (SPIx_SCS[n]) pins, see your device-specific data manual for supported pins. If the pins
are not available, the corresponding bit is reserved and should be cleared to 0.
Figure 29-27. SPI Pin Control Register 4 (SPIPC4)
31
16
Reserved
R-0
15
12
11
10
9
8
Reserved
SOMISET
SIMOSET
CLKSET
ENASET
R-0
R/W-0
R/W-0
R/W-0
R/W-0
7
0
SCS0SET[
n
]
(1)
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 29-18. SPI Pin Control Register 4 (SPIPC4) Field Descriptions
Bit
Field
Value
Description
31-12
Reserved
0
Reads return zero and writes have no effect.
11
SOMISET
SPIx_SOMI data out set. This bit is only active when the SPIx_SOMI pin is configured as a general-
purpose output pin. Reads return the value of the SPIx_SOMI pin.
Write 0
No effect
Write 1
SPIPC3.SOMIDOUT is set to 1.
10
SIMOSET
SPIx_SIMO data out set. This bit is only active when the SPIx_SIMO pin is configured as a general-
purpose output pin. Reads return the value of the SPIx_SIMO pin.
Write 0
No effect
Write 1
SPIPC3.SIMODOUT is set to 1.
9
CLKSET
SPIx_CLK data out set. This bit is only active when the SPIx_CLK pin is configured as a general-
purpose output pin. Reads return the value of the SPIx_CLK pin.
Write 0
No effect
Write 1
SPIPC3.CLKDOUT is set to 1.
8
ENASET
SPIx_ENA data out set. This bit is only active when the SPIx_ENA pin is configured as a general-
purpose output pin. Reads return the value of the SPIx_ENA pin.
Write 0
No effect.
Write 1
SPIPC3.ENADOUT is set to 1.
7-0
SCS0SET[
n
]
SPIx_SCS[n] data out set. This bit is only active when the SPIx_SCS[n] pin is configured as a general-
purpose output pin. Reads return the value of the SPIx_SCS[n] pin.
Not all devices support multiple slave chip select (SPIx_SCS[n]) pins, see your device-specific data
manual for supported pins. If the pins are not available, the corresponding bit is reserved and should be
cleared to 0.
Write 0
No effect
Write 1
SPIPC3.SCS0DOUT[
n
] is set to 1.