33
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
16-58. 3-Phase Inverter Waveforms for (Only One Inverter Shown)
.......................................................
16-59. Configuring Two PWM Modules for Phase Control
..................................................................
16-60. Timing Waveforms Associated With Phase Control Between 2 Modules
.........................................
16-61. Control of a 3-Phase Interleaved DC/DC Converter
.................................................................
16-62. 3-Phase Interleaved DC/DC Converter Waveforms for
.............................................................
16-63. Controlling a Full-H Bridge Stage (F
PWM2
= F
PWM1
)
....................................................................
16-64. ZVS Full-H Bridge Waveforms
..........................................................................................
16-65. Time-Base Control Register (TBCTL)
..................................................................................
16-66. Time-Base Status Register (TBSTS)
...................................................................................
16-67. Time-Base Phase Register (TBPHS)
..................................................................................
16-68. Time-Base Counter Register (TBCNT)
................................................................................
16-69. Time-Base Period Register (TBPRD)
..................................................................................
16-70. Counter-Compare Control Register (CMPCTL)
.......................................................................
16-71. Counter-Compare A Register (CMPA)
................................................................................
16-72. Counter-Compare B Register (CMPB)
.................................................................................
16-73. Action-Qualifier Output A Control Register (AQCTLA)
...............................................................
16-74. Action-Qualifier Output B Control Register (AQCTLB)
...............................................................
16-75. Action-Qualifier Software Force Register (AQSFRC)
................................................................
16-76. Action-Qualifier Continuous Software Force Register (AQCSFRC)
................................................
16-77. Dead-Band Generator Control Register (DBCTL)
....................................................................
16-78. Dead-Band Generator Rising Edge Delay Register (DBRED)
......................................................
16-79. Dead-Band Generator Falling Edge Delay Register (DBFED)
.....................................................
16-80. PWM-Chopper Control Register (PCCTL)
.............................................................................
16-81. Trip-Zone Select Register (TZSEL)
....................................................................................
16-82. Trip-Zone Control Register (TZCTL)
...................................................................................
16-83. Trip-Zone Enable Interrupt Register (TZEINT)
........................................................................
16-84. Trip-Zone Flag Register (TZFLG)
.......................................................................................
16-85. Trip-Zone Clear Register (TZCLR)
.....................................................................................
16-86. Trip-Zone Force Register (TZFRC)
.....................................................................................
16-87. Event-Trigger Selection Register (ETSEL)
............................................................................
16-88. Event-Trigger Prescale Register (ETPS)
..............................................................................
16-89. Event-Trigger Flag Register (ETFLG)
..................................................................................
16-90. Event-Trigger Clear Register (ETCLR)
................................................................................
16-91. Event-Trigger Force Register (ETFRC)
................................................................................
16-92. Time-Base Phase High-Resolution Register (TBPHSHR)
..........................................................
16-93. Counter-Compare A High-Resolution Register (CMPAHR)
.........................................................
16-94. HRPWM Configuration Register (HRCNFG)
..........................................................................
17-1.
EDMA3 Controller Block Diagram
......................................................................................
17-2.
EDMA3 Channel Controller (EDMA3CC) Block Diagram
...........................................................
17-3.
EDMA3 Transfer Controller (EDMA3TC) Block Diagram
............................................................
17-4.
Definition of ACNT, BCNT, and CCNT
................................................................................
17-5.
A-Synchronized Transfers (ACNT = n, BCNT = 4, CCNT = 3)
.....................................................
17-6.
AB-Synchronized Transfers (ACNT = n, BCNT = 4, CCNT = 3)
...................................................
17-7.
PaRAM Set
................................................................................................................
17-8.
Linked Transfer Example
................................................................................................
17-9.
Link-to-Self Transfer Example
..........................................................................................
17-10. QDMA Channel to PaRAM Mapping
...................................................................................
17-11. Shadow Region Registers
...............................................................................................
17-12. Interrupt Diagram
.........................................................................................................