SYSCFG Registers
262
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
10.5.11 Suspend Source Register (SUSPSRC)
The suspend source register (SUSPSRC) indicates the emulation suspend source for those peripherals
that support emulation suspend. A value of 0 for a SUSPSRC bit corresponding to the peripheral,
indicates that the ARM emulator controls the peripheral's emulation suspend signal.
The SUSPSRC is shown in
and described in
Figure 10-38. Suspend Source Register (SUSPSRC)
31
30
29
28
27
26
25
24
Reserved
Reserved
TIMER64P_2SRC
TIMER64P_1SRC
TIMER64P_0SRC
Reserved
Reserved
EPWM1SRC
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
23
22
21
20
19
18
17
16
EPWM0SRC
SPI1SRC
SPI0SRC
UART2SRC
UART1SRC
UART0SRC
I2C1SRC
I2C0SRC
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
15
14
13
12
11
10
9
8
Reserved
VPIFSRC
SATASRC
HPISRC
Reserved
Reserved
USB0SRC
MCBSP1SRC
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
7
6
5
4
3
2
1
0
MCBSP0SRC
PRUSRC
EMACSRC
UPPSRC
TIMER64P_3SRC
ECAP2SRC
ECAP1SRC
ECAP0SRC
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 10-42. Suspend Source Register (SUSPSRC) Field Descriptions
Bit
Field
Value
Description
31-30
Reserved
1
Reserved. Write the default value to all bits when modifying this register.
29
TIMER64P_2SRC
Timer2 64 Emulation Suspend Source.
0
ARM is the source of the emulation suspend.
1
No emulation suspend.
28
TIMER64P_1SRC
Timer1 64 Emulation Suspend Source.
0
ARM is the source of the emulation suspend.
1
No emulation suspend.
27
TIMER64P_0SRC
Timer0 64 Emulation Suspend Source.
0
ARM is the source of the emulation suspend.
1
No emulation suspend.
26-25
Reserved
1
Reserved. Write the default value to all bits when modifying this register.
24
EPWM1SRC
EPWM1 Emulation Suspend Source.
0
ARM is the source of the emulation suspend.
1
No emulation suspend.
23
EPWM0SRC
EPWM0 Emulation Suspend Source.
0
ARM is the source of the emulation suspend.
1
No emulation suspend.
22
SPI1SRC
SPI1 Emulation Suspend Source.
0
ARM is the source of the emulation suspend.
1
No emulation suspend.
21
SPI0SRC
SPI0 Emulation Suspend Source.
0
ARM is the source of the emulation suspend.
1
No emulation suspend.