SYSCFG Registers
218
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
10.5.9 Master Priority Registers (MSTPRI0-MSTPRI2)
10.5.9.1 Master Priority 0 Register (MSTPRI0)
The master priority 0 register (MSTPRI0) is shown in
and described in
Figure 10-15. Master Priority 0 Register (MSTPRI0)
31
30
28
27
26
24
23
22
20
19
18
16
Rsvd
Reserved
Rsvd
Reserved
Rsvd
SATA
Rsvd
UPP
R/W-0
R/W-4h
R/W-0
R/W-4h
R/W-0
R/W-4h
R/W-0
R/W-4h
15
14
12
11
10
8
7
6
4
3
2
0
Rsvd
Reserved
Rsvd
Reserved
Rsvd
ARM_D
Rsvd
ARM_I
R/W-0
R/W-2h
R-0
R/W-2h
R-0
R/W-2h
R-0
R/W-2h
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 10-19. Master Priority 0 Register (MSTPRI0) Field Descriptions
Bit
Field
Value
Description
31
Reserved
0
Reserved. Write the default value when modifying this register.
30-28
Reserved
4h
Reserved. Write the default value when modifying this register.
27
Reserved
0
Reserved. Write the default value when modifying this register.
26-24
Reserved
4h
Reserved. Write the default value when modifying this register.
23
Reserved
0
Reserved. Write the default value when modifying this register.
22-20
SATA
0-7h
SATA port priority.
Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).
19
Reserved
0
Reserved. Write the default value when modifying this register.
18-16
UPP
0-7h
uPP port priority.
Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).
15
Reserved
0
Reserved. Write the default value when modifying this register.
14-12
Reserved
2h
Reserved. Write the default value when modifying this register.
11
Reserved
0
Reserved. Always read as 0.
10-8
Reserved
2h
Reserved. Write the default value when modifying this register.
7
Reserved
0
Reserved. Always read as 0.
6-4
ARM_D
0-7h
ARM_D port priority.
Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).
3
Reserved
0
Reserved. Always read as 0.
2-0
ARM_I
0-7h
ARM_I port priority.
Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).